

## 512K UVEPROM

UV Erasable Programmable Read-Only Memory

## AVAILABLE AS MILITARY SPECIFICATIONS

• SMD 5962-87648

• MIL-STD-883

#### FEATURES

- Organized 65,536 x 8
- High-reliability MIL-PRF-38535 processing
- Single  $+5V \pm 10\%$  power supply
- Pin-compatible with existing 512K read-only memories (ROMs) and electrically programmable ROMs (EPROMs)
- All inputs/outputs fully TTL compatible
- Power-saving CMOS technology
- Very high-speed SNAP! Pulse Programming
- 3-state output buffers
- 400mV minimum DC noise immunity with standard TTL loads
- Latchup immunity of 250mA on all input and output lines
- - ✓ Standby 1.7mW (MAX)

## OPTIONS MARKING

| • Timing     |     |
|--------------|-----|
| 150ns access | -15 |
| 200ns access | -20 |
| 250ns access | -25 |
|              |     |

- Package(s) Ceramic DIP (600mils) J No. 110
- Operating Temperature Ranges Military (-55°C to +125°C) M

### For more products and information please visit our web site at www.austinsemiconductor.com

# 

### (Top View)





| Pin Name            | Function                      |
|---------------------|-------------------------------|
| A0 - A15            | Address Inputs                |
| DA0-DQ7             | Inputs (programming)/Outputs  |
| E\                  | Chip Enable/Power Down        |
| GND                 | Ground                        |
| G\ /V <sub>PP</sub> | Output Enable/13V Programming |
| V <sub>CC</sub>     | 5V Power Supply               |

## **GENERAL DESCRIPTION**

The SMJ27C512 is a set of 65536 by 8-bit (524,288-bit), ultraviolet (UV) light erasable, electrically programmable read-only memories. These devices are fabricated using power-saving CMOS technology for high speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs can be driven by Series 54 TTL circuits without the use of external pullup resistors. Each output can drive one Series 54 TTL circuit without external resistors. The data outputs are 3-state for connecting multiple devices to a common bus. The SMJ27C512 is pin-compatible with existing 28-pin 512K ROMs and EPROMs.

Because this EPROM operates from a single 5V supply (in the read mode), it is ideal for use in microprocessor-based systems. One other supply (13V) is needed for programming. All programming signals are TTL level. This device is programmable by the SNAP! Pulse programming algorithm. The SNAP! Pulse programming algorithm uses a  $V_{\rm PP}$  of 13V and a  $V_{\rm CC}$  of 6.5V for a nominal programming time of seven seconds. For programming outside the system, existing EPROM programmers can be used. Locations may be programmed singly, in blocks, or at random.



Austin Semiconductor, Inc.

## FUNCTIONAL BLOCK DIAGRAM\*



\* This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

### **OPERATION**

USTIN

SEMICONDUCTOR

The seven modes of operation for the SMJ27C512 are listed in Table 1. The read mode requires a single 5V supply. All inputs are TTL level except for  $V_{pp}$  during programming (13V for SNAP! Pulse), and 12V on A9 for signature mode.

| FUNCTION                |                 | MODE*             |                 |                 |                 |                    |                 |                 |
|-------------------------|-----------------|-------------------|-----------------|-----------------|-----------------|--------------------|-----------------|-----------------|
| (PINS)                  | READ            | OUTPUT<br>DISABLE | ISTANDRY        | PROGRAMMING     | VERIFY          | PROGRAM<br>INHIBIT | SIGNATURE MO    |                 |
| E\ (20)                 | V <sub>IL</sub> | V <sub>IL</sub>   | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub>    | V               | ′IL             |
| G\/V <sub>PP</sub> (22) | V <sub>IL</sub> | V <sub>IH</sub>   | Х               | V <sub>PP</sub> | V <sub>IL</sub> | V <sub>PP</sub>    | V               | ′IL             |
| V <sub>CC</sub> (28)    | V <sub>CC</sub> | V <sub>CC</sub>   | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub>    | V               | сс              |
| A9 (24)                 | Х               | Х                 | Х               | Х               | Х               | Х                  | V <sub>ID</sub> | V <sub>ID</sub> |
| A0 (10)                 | Х               | Х                 | Х               | Х               | Х               | Х                  | V <sub>IL</sub> | V <sub>IH</sub> |
| DQ0-DQ7                 |                 |                   |                 |                 |                 |                    | CC              | DE              |
| (11-13, 15-19)          | Data Out        | High-Z            | High-Z          | Data In         | Data Out        | High-Z             | MFG             | DEVICE          |
| (11-13, 15-19)          |                 |                   |                 |                 |                 |                    | 97h             | 85h             |

## TABLE 1. OPERATION MODES

\* X can be  $\rm V_{IL}$  or  $\rm V_{IH}$ 



#### **READ/OUTPUT DISABLE**

When the outputs of two or more SMJ27C512 are connected in parallel on the same bus, the output of any particular device in the circuit can be read with no interference from competing outputs of the other devices. To read the output of the selected SMJ27C512, a low-level signal is applied to the  $E \setminus \text{and } G \setminus /V_{\text{PP}}$ . All other devices in the circuit should have their outputs disabled by applying a high-level signal to one of these pins. Output data is accessed at pins DQ0 through DQ7.

### LATCHUPIMMUNITY

Latchup immunity on the SMJ27C512 is a minimum of 250mA on all inputs and outputs. This feature provides latchup immunity beyond any potential transients at the printed circuit board level when the EPROM is interfaced to industry-standard TTL or MOS logic devices. Input/output layout approach controls latchup without compromising performance or packing density.

#### **POWER DOWN**

Active  $I_{CC}$  supply current can be reduced from 35mA to  $500\mu A(TTL-level inputs)$  or  $300\mu A$  (CMOS-level inputs) by applying a high TTL/CMOS signal to the E\ pin. In this mode all outputs are in the high-impedance state.

#### ERASURE

Before programming, the SMJ27512 is erased by exposing the chip through the transparent lid to a high-intensity ultraviolet (UV) light (wavelength 2537 Å). EPROM erasure before programming is necessary to assure that all bits are in the logic-high state. Logic lows are programmed into the desired locations. A programmed logic low can be erased only by ultraviolet light. The recommended minimum exposure dose (UV intensity x exposure time) is 15 W s/cm<sup>2</sup>. A typical 12mW/cm<sup>2</sup>, filterless UV lamp erases the device in 21 minutes. The lamp should be located about 2.5cm above the chip during erasure. After erasure, all bits are in the high state. It should be noted that normal ambient light contains correct wavelength for erasure; therefore, when using the the SMJ27C512, the window should be covered with an opaque label.

#### **SNAP! PULSE PROGRAMMING**

The SMJ27C512 is programmed using the SNAP! Pulse programming algorithm as illustrated by the flowchart in Figure 1. This algorithm programs in a nominal time of seven seconds. Actual programming time varies as a function of the programmer used.

Data is presented in parallel (eight bits) on pins DQ0 to DQ7. Once addresses and data are stable,  $E \setminus is$  pulsed. The SNAP! Pulse programming algorithm uses an initial pulse of 100µs followed by a byte verification to determine when the addressed byte has been successfully programmed. Up to ten 100µs pulses per byte are provided before a failure is recognized.

The programming mode is achieved when  $G \setminus V_{PP} = 13V$ ,  $V_{CC} = 6.5V$ , and  $E \setminus = V_{IL}$ . More than one device can be programmed when the devices are connected in parallel. Locations can be programmed in any order. When the SNAP! Pulse programming routine is complete, all bits are verified with  $V_{CC} = 5V$ ,  $G \setminus V_{PP} = V_{IL}$ , and  $E \setminus = V_{IL}$ .

#### **PROGRAM INHIBIT**

Programming can be inhibited by maintaining high level input on  $E \$ .

### **PROGRAM VERIFY**

Programmed bits can be verified with  $G \setminus V_{PP}$  and  $E \setminus = V_{TT}$ .

#### SIGNATURE MODE

The signature mode provides access to a binary code identifying the manufacturer and device type. This mode is activated when A9 (terminal 24) is forced to  $12V \pm 0.5V$ . Two identifier bytes are accessed by A0 (terminal 10); i.e.,  $A0 = V_{IL}$  accesses the manufacturer code, which is output on DQ0-DQ7;  $A0 = V_{IH}$  accesses the device code, which is also output on DQ0-DQ7. All other addresses must be held at  $V_{IL}$ . Each byte possesses odd parity on bit DQ7. The manufacturer code for these devices is 97h and the device code is 85h.



Austin Semiconductor, Inc.

USTIN

SEMICONDUCTOR

## FIGURE 1. SNAP! PULSE PROGRAMMING FLOW CHART





## Austin Semiconductor, Inc.

#### ABSOLUTE MAXIMUM RATINGS\*

| Supply Voltage Range, $V_{CC}^{**}$ 0.6V to +7.0V              |
|----------------------------------------------------------------|
| Supply Voltage Range, V <sub>pp</sub> **0.6V to +14.0V         |
| Input Voltage Range, All inputs except A9**0.6V to 6.5V        |
| A90.6V to +13.5V                                               |
| Output Voltage Range**                                         |
| Operating Cage Temperature Range, T <sub>C</sub> 55°C to 125°C |
| Storage Temperature Range, T <sub>stg</sub> 65°C to 150°C      |

\*Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

\*\* All voltage values are with respect to GND.

|                     |                             |                                   |               | MIN                  | NOM | MAX                | UNIT |
|---------------------|-----------------------------|-----------------------------------|---------------|----------------------|-----|--------------------|------|
| Vaa                 | Oursely Malka and           | Read Mode                         |               | 4.5                  | 5   | 5.5                | V    |
| V <sub>CC</sub>     | Supply Voltage              | SNAP! Pulse programm              | ing algorithm | 6.25                 | 6.5 | 6.75               | V    |
| G∖ /V <sub>PP</sub> | Supply Voltage <sup>2</sup> | SNAP! Pulse programm              | ing algorithm | 12.75                | 13  | 13.25              | V    |
| V <sub>ID</sub>     | Voltage level on A          | ge level on A9 for signature mode |               |                      |     | 12.5               | V    |
| V <sub>IH</sub>     | High-level DC input voltage |                                   | TTL           | 2                    |     | V <sub>CC</sub> +1 | V    |
| ЧН                  |                             | riigh-level DC input voltage      |               | V <sub>CC</sub> -0.2 |     | V <sub>CC</sub> +1 | V    |
| V <sub>IL</sub>     | Low-level DC input voltage  |                                   | TTL           | -0.5                 |     | 0.8                | V    |
| ۷L                  | CMO                         |                                   | CMOS          | -0.5                 |     | 0.2                | V    |
| Т <sub>С</sub>      | Operating case ter          | mperature                         |               | -55                  |     | 125                | °C   |

## **RECOMMENDED OPERATING CONDITIONS**

#### NOTES:

1.  $V_{CC}$  must be applied before or at the same time as  $G \setminus V_{pp}$  and removed after or at the same time as  $G \setminus V_{pp}$ . The deivce must not be inserted into or removed from the board when  $G \setminus V_{pp}$  or  $V_{CC}$  is applied.

2. G\/V<sub>PP</sub> can be connected to V<sub>CC</sub> directly (except in the program mode). V<sub>CC</sub> supply current in this case is  $I_{CC} + I_{PP}$ .

# ELECTRICAL CHARACTERISTICS OVER RECOMMENDED RANGES OF OPERATING CONDITIONS

|                  | PARAMETER                                                              |                  | TEST CONDITIONS                            | MIN | TYP <sup>1</sup> | MAX |
|------------------|------------------------------------------------------------------------|------------------|--------------------------------------------|-----|------------------|-----|
| V <sub>OH</sub>  | High-level output voltage                                              |                  | Ι <sub>ΟΗ</sub> = -400μΑ                   | 2.4 |                  |     |
| V <sub>OL</sub>  | Low-level output voltage                                               |                  | I <sub>OL</sub> = 2.1mA                    |     |                  | 0.4 |
| l <sub>l</sub>   | Input current (leakage)                                                |                  | $V_{I} = 0V$ to 5.5V                       |     |                  | 10  |
| Ι <sub>Ο</sub>   | Output current (leakage)                                               |                  | $V_{O} = 0V$ to $V_{CC}$                   |     |                  | 10  |
| I <sub>PP</sub>  | G\ /V <sub>PP</sub> supply current (during program pulse) <sup>2</sup> |                  | G\ /V <sub>PP</sub> = 13V                  |     | 35               | 70  |
|                  | )/                                                                     | TTL-Input Level  | V <sub>CC</sub> = 5.5V, E\=V <sub>IH</sub> |     |                  | 500 |
| I <sub>CC1</sub> | V <sub>CC</sub> supply current (standby)                               | CMOS-Input Level | $V_{CC} = 5.5V, E = V_{CC}$                |     |                  | 325 |
|                  |                                                                        |                  | E\=V <sub>IL</sub> , V <sub>CC</sub> =5.5V |     |                  |     |
| I <sub>CC2</sub> | V <sub>CC</sub> supply current (active)                                |                  | t <sub>cycle</sub> = minimum cycle time,   |     | 35               | 50  |
|                  |                                                                        |                  | outputs open                               |     |                  |     |

#### NOTES:

1. Typical values are at  $T_c=25^{\circ}C$  and nominal voltages.

<sup>2.</sup> This parameter has been characterized at 25°C and is not production tested.



Austin Semiconductor, Inc.

# CAPACITANCE OVER RECOMMENDED RANGES OF SUPPLY VOLTAGE AND OPERATING CASE TEMPERATURE, f = 1MHz\*

|                                 | PARAMETER                             | <b>TEST CONDITIONS</b>    | TYP** | UNIT |
|---------------------------------|---------------------------------------|---------------------------|-------|------|
| CI                              | Input capacitance                     | $V_I = 0V$                | 6     | pF   |
| Co                              | Output capacitance                    | $V_{O} = 0V$              | 10    | pF   |
| C <sub>G</sub> /V <sub>PP</sub> | G\ /V <sub>PP</sub> input capacitance | $G \setminus V_{PP} = 0V$ | 20    | рF   |

\* Capacitance measurements are made on sample basis only.

\*\* All typical values are at  $T_C = 25^{\circ}C$  and nominal voltages.

# SWITCHING CHARACTERISTICS OVER RECOMMENDED RANGES OF SUPPLY VOLTAGE AND OPERATING CASE TEMPERATURE

|                    | PARAMETER                                                                                  | TEST                      |     | 15  | -2  | 20  | -2  | 25  | UNIT |
|--------------------|--------------------------------------------------------------------------------------------|---------------------------|-----|-----|-----|-----|-----|-----|------|
|                    | PARAMETER                                                                                  | CONDITIONS <sup>1,2</sup> | MIN | MAX | MIN | MAX | MIN | MAX | UNIT |
| t <sub>a(A)</sub>  | Access time from address                                                                   |                           |     | 150 |     | 200 |     | 250 | ns   |
| t <sub>a(E)</sub>  | Access time from E\                                                                        |                           |     | 150 |     | 200 |     | 250 | ns   |
| t <sub>en(G)</sub> | Output enable time from G\ /V <sub>PP</sub>                                                |                           |     | 70  |     | 75  |     | 100 | ns   |
| t <sub>dis</sub>   | Output disable time from G\ /V <sub>PP</sub> or E<br>whichever occurs first <sup>3</sup>   | See Figure 2              | 0   | 50  | 0   | 60  | 0   | 60  | ns   |
| t <sub>v(A)</sub>  | Output data valid time after change of address, E or G whichever occurs first <sup>3</sup> |                           | 0   |     | 0   |     | 0   |     | ns   |

NOTES:

1. Timing measurements are made at 2V for logic high and 0.8V for logic low. (see Figure 2)

2. Common test conditions apply for  $t_{dis}$  except during programming.

3. Value calculated from 0.5V delta to measured output level. This parameter is only sampled and not 100% tested.

# RECOMMENDED TIMING REQUIREMENTS FOR PROGRAMMING: $V_{cc}$ = 6.5V and G\ /V<sub>PP</sub> = 13V (SNAP! Pulse), T<sub>c</sub> = 25°C (see Figure 2)

|                      |                                    | MIN | NOM | MAX | UNIT |
|----------------------|------------------------------------|-----|-----|-----|------|
| t <sub>dis(E)</sub>  | Output disable time from E\        | 0   |     | 130 | ns   |
| t <sub>h(A)</sub>    | Hold Time, address                 | 0   |     |     | μs   |
| t <sub>h(D)</sub>    | Hold time, address                 | 2   |     |     | μs   |
| t <sub>h(VPP)</sub>  | Hold time, G\ /V <sub>PP</sub>     | 2   |     |     | μs   |
| t <sub>w(IPGM)</sub> | Pulse duration, initial program    | 95  | 100 | 105 | μs   |
| t <sub>rec(PG)</sub> | Recovery time, G\ /V <sub>PP</sub> | 2   |     |     | μs   |
| t <sub>su(A)</sub>   | Setup Time, Address                | 2   |     |     | μs   |
| t <sub>su(D)</sub>   | Setup Time, Data                   | 2   |     |     | μs   |
| t <sub>su(Vpp)</sub> | Setup Time, G\ /V <sub>PP</sub>    | 2   |     |     | μs   |
| t <sub>su(Vcc)</sub> | Setup Time, V <sub>CC</sub>        | 2   |     |     | μs   |
| t <sub>v(ELD)</sub>  | Data valid from E\ low             |     |     | 1   | μs   |
| t <sub>r(PG)</sub>   | G\ /V <sub>PP</sub> rise time      | 50  |     |     | ns   |



## PARAMETER MEASUREMENT INFORMATION



AC testing inputs are driven at 2.4V for logic high and 0.4V for logic low. Timing measurements are made at 2V for logic high and 0.8V for logic low for both inputs and outputs.



## FIGURE 3. READ-CYCLE TIMING



## FIGURE 4. PROGRAM-CYCLE TIMING (SNAP! PULSE PROGRAMMING)



NOTES: 1. G\ /V  $_{\rm PP}$  = 13V and V  $_{\rm CC}$  = 6.5V for SNAP! Pulse programming.



## **MECHANICAL DEFINITION\***

ASI Case #110 (Package Designator J) SMD 5962-87648, Case Outline X



|        | SMD SPECI | FICATIONS |
|--------|-----------|-----------|
| SYMBOL | MIN       | MAX       |
| A      |           | 0.232     |
| b      | 0.014     | 0.026     |
| b2     | 0.045     | 0.065     |
| С      | 0.008     | 0.018     |
| D      |           | 1.490     |
| E      | 0.500     | 0.610     |
| eA     | 0.600     | BSC       |
| е      | 0.100     | BSC       |
| L      | 0.125     | 0.200     |
| Q      | 0.015     | 0.060     |
| S1     | 0.005     |           |
| S2     | 0.005     |           |

**NOTE:** These dimensions are per the SMD. ASI's package dimensional limits may differ, but they will be within the SMD limits.



# ORDERING INFORMATION

## EXAMPLE: SMJ27C512-25JM

| Device Number | Speed<br>ns | Package<br>Type | Operating<br>Temp. |
|---------------|-------------|-----------------|--------------------|
| SMJ27C512     | -15         | J               | *                  |
| SMJ27C512     | -20         | J               | *                  |
| SMJ27C512     | -25         | J               | *                  |

## **\*AVAILABLE PROCESSES**

M = Extended Temperature Range

-55°C to +125°C



Austin Semiconductor, Inc.

# ASI TO DSCC PART NUMBER CROSS REFERENCE\*

## **ASI Package Designator J**

| TI Part #**    | SMD Part #     |
|----------------|----------------|
| SMJ27C512-15JM | 5962-8764801XA |
| SMJ27C512-20JM | 5962-8764802XA |
| SMJ27C512-25JM | 5962-8764803XA |

\* ASI part number is for reference only. Orders received referencing the SMD part number will be processed per the SMD. \*\* Parts are listed on SMD under the old Texas Instruments part number. ASI purchased this product line in November of 1999.