# 8 Gb, 4-bit ECC, x8 I/O and 3 V VCC NAND Flash Memory for Embedded #### **Distinctive Characteristics** - Density - 8 Gb (4 Gb x 2) - Architecture (For each 4 Gb device) - Input / Output Bus Width: 8-bits - Page Size: (2048 + 128) bytes; 128-byte spare area - Block Size: 64 Pages or (128k + 8k) bytes - Plane Size - 2048 Blocks per Plane or (256M + 16M) bytes - Device Size - 2 Planes per Device or 512 Mbyte - NAND Flash Interface - Open NAND Flash Interface (ONFI) 1.0 compliant - Address, Data and Commands multiplexed - Supply Voltage - 3.3V device: Vcc = 2.7V ~ 3.6V #### **Performance** - Page Read / Program - Random access: 30 µs (Max)Sequential access: 25 ns (Min) - Program time / Multiplane Program time: 300 µs (Typ) - Block Erase / Multiplane Erase - Block Erase time: 3.5 ms (Typ) - Security - One Time Programmable (OTP) area - Serial number (unique ID) - Hardware program/erase disabled during power transition - Additional Features - Supports Multiplane Program and Erase commands - Supports Copy Back Program - Supports Multiplane Copy Back Program - Supports Read Cache - Electronic Signature - Manufacturer ID: 01h - Operating Temperature - Industrial: -40°C to 85°C - industrial Plus: -40°C to 105°C - Reliability - 100,000 Program / Erase cycles (Typ) (with 4-bit ECC per 528 bytes) - 10 Year Data retention (Typ) - Blocks zero and one are valid and will be valid for at least 1000 program-erase cycles with ECC - Package Options - Lead Free and Low Halogen - 48-Pin TSOP 12 x 20 x 1.2 mm - 63-Ball BGA 11 x 9 x 1 mm ## Contents | Dist | inctive Characteristics | 1 | |------------|----------------------------------------------------|---| | Perf | formance | 1 | | 1. | General Description | 3 | | 2. | Connection Diagram | 3 | | 3. | Pin Description | 4 | | 4. | Block Diagrams | 5 | | 5. | Addressing | 6 | | 6. | Read Status Enhanced | 7 | | 7. | Read ID | | | 7.1 | Read Parameter Page | 8 | | 8. | Electrical Characteristics | | | 8.1 | Valid Blocks | | | 8.2<br>8.3 | Recommended Operating Conditions | | | 8.4 | Pin Capacitance | | | 8.5 | Power Consumptions and Pin Capacitance for Allowed | • | | 0.0 | Stacking Configurations | 1 | | 9. | Physical Interface 1 | 2 | | 9.1 | Physical Diagram 1 | 2 | | 10. | Ordering Information 1 | 4 | | 11. | Document History 1 | 5 | ## 1. General Description The Cypress $^{\circ}$ S34ML08G2 8-Gb NAND is offered in 3.3 V<sub>CC</sub> with x8 I/O interface. This document contains information for the S34ML08G2 device, which is a dual-die stack of two S34ML04G2 die. For detailed specifications, please refer to the discrete die data sheet: S34ML01G2 04G2. ## 2. Connection Diagram #### Note: Document Number: 002-00484 Rev. \*G Page 3 of 16 <sup>1.</sup> These pins should be connected to power supply or ground (as designated) following the ONFI specification, however they might not be bonded internally. Figure 2.2 63-BGA Contact, x8 Device, Single CE (Top View) ## 3. Pin Description Table 3.1 Pin Description | Pin Name | Description | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1/00 - 1/07 | Inputs/Outputs. The I/O pins are used for command input, address input, data input, and data output. The I/O pins float to High-Z when the device is deselected or the outputs are disabled. | | CLE | <b>Command Latch Enable.</b> This input activates the latching of the I/O inputs inside the Command Register on the rising edge of Write Enable (WE#). | | ALE | Address Latch Enable. This input activates the latching of the I/O inputs inside the Address Register on the rising edge of Write Enable (WE#). | | CE# | Chip Enable. This input controls the selection of the device. When the device is not busy CE# low selects the memory. | | WE# | Write Enable. This input latches Command, Address and Data. The I/O inputs are latched on the rising edge of WE#. | | RE# | <b>Read Enable.</b> The RE# input is the serial data-out control, and when active drives the data onto the I/O bus. Data is valid t <sub>REA</sub> after the falling edge of RE# which also increments the internal column address counter by one. | | WP# | Write Protect. The WP# pin, when low, provides hardware protection against undesired data modification (program / erase). | | R/B# | Ready Busy. The Ready/Busy output is an Open Drain pin that signals the state of the memory. | | VCC | Supply Voltage. The $V_{CC}$ supplies the power for all the operations (Read, Program, Erase). An internal lock circuit prevents the insertion of Commands when $V_{CC}$ is less than $V_{LKO}$ . | | VSS | Ground. | | NC | Not Connected. | #### Notes: A 0.1 µF capacitor should be connected between the V<sub>CC</sub> Supply Voltage pin and the V<sub>SS</sub> Ground pin to decouple the current surges from the power supply. The PCB track widths must be sufficient to carry the currents required during program and erase operations. <sup>2.</sup> An internal voltage detector disables all functions whenever V<sub>CC</sub> is below 1.8V to protect the device from any involuntary program/erase during power transitions. ## 4. Block Diagrams Address Register/ Counter Program Erase Controller HV Generation 8192 Mbit + 512 Mbit (8 Gb Device) DECODER NAND Flash ALE Memory Array CLE WE# CE# Command Interface Logic WP# RE# Page Buffer Y Decoder Command Register I/O Buffer Data Register I/O0~I/O7 Figure 4.1 Functional Block Diagram — 8 Gb Figure 4.2 Block Diagram — 1 CE (4 Gb x 8) ## 5. Addressing Table 5.1 Address Cycle Map | Bus Cycle | I/O0 | I/O1 | I/O2 | I/O3 | 1/04 | I/O5 | I/O6 | 1/07 | |-------------------------|-----------|------------|------------|------------|-----------|-----------|------------|-----------| | 1st / Col. Add. 1 | A0 (CA0) | A1 (CA1) | A2 (CA2) | A3 (CA3) | A4 (CA4) | A5 (CA5) | A6 (CA6) | A7 (CA7) | | 2nd / Col. Add. 2 | A8 (CA8) | A9 (CA9) | A10 (CA10) | A11 (CA11) | Low | Low | Low | Low | | 3rd / Row Add. 1 | A12 (PA0) | A13 (PA1) | A14 (PA2) | A15 (PA3) | A16 (PA4) | A17 (PA5) | A18 (PLA0) | A19 (BA0) | | 4th / Row Add. 2 | A20 (BA1) | A21 (BA2) | A22 (BA3) | A23 (BA4) | A24 (BA5) | A25 (BA6) | A26 (BA7) | A27 (BA8) | | 5th / Row Add. 3<br>(6) | A28 (BA9) | A29 (BA10) | A30 (BA11) | Low | Low | Low | Low | Low | #### Notes: - 1. CAx = Column Address bit. - 2. PAx = Page Address bit. - 3. PLA0 = Plane Address bit zero. - 4. BAx = Block Address bit. - 5. Block address concatenated with page address and plane address = actual page address, also known as the row address. - 6. A30 for 8 Gb (4 Gb x 2 DDP) (1CE). For the address bits, the following rules apply: - A0 A11: column address in the page - A12 A17: page address in the block - A18: plane address (for multiplane operations) / block address (for normal operations) - A19 A30: block address #### Read Status Enhanced Read Status Enhanced is used to retrieve the status value for a previous operation in the following cases: ■ In the case of concurrent operations on a multi-die stack. When two dies are stacked to form a dual-die package (DDP), it is possible to run one operation on the first die, then activate a different operation on the second die, for example: Erase while Read, Read while Program, etc. ■ In the case of multiplane operations in the same die. #### 7. Read ID The device contains a product identification mode, initiated by writing 90h to the command register, followed by an address input of 00h. **Note**: If you want to execute Read Status command (0x70) after Read ID sequence, you should input dummy command (0x00) before Read Status command (0x70). For the S34ML08G2 device, five read cycles sequentially output the manufacturer code (01h), and the device code and 3rd, 4th, and 5th cycle ID, respectively. The command register remains in Read ID mode until further commands are issued to it. **Table 7.1** Read ID for Supported Configurations | Density | Org | V <sub>cc</sub> | 1st | 2nd | 3rd | 4th | 5th | |------------------------------------------|-----|-----------------|-----|-----|-----|-----|-----| | 4 Gb | x8 | 3.3V | 01h | DCh | 90h | 95h | 56h | | 8 Gb<br>(4 Gb x 2 – DDP with<br>one CE#) | x8 | 3.3V | 01h | D3h | D1h | 95h | 5Ah | Figure 7.1 Read ID Operation Timing — 8 Gb Document Number: 002-00484 Rev. \*G Page 7 of 16 #### 5th ID Data Table 7.2 Read ID Byte 5 Description | | Description | 1/07 | I/O6 I/O5 I/O4 | 1/03 1/02 | I/O1 I/O0 | |---------------------------------|-------------------|------|----------------|-----------|-----------| | | 1 bit / 512 bytes | | | | 0 0 | | F00 | 2 bit / 512 bytes | | | | 0 1 | | ECC Level | 4 bit / 512 bytes | | | | 10 | | | 8 bit / 512 bytes | | | | 11 | | | 1 | | | 0 0 | | | Dlana Number | 2 | | | 0 1 | | | Plane Number | 4 | | | 1 0 | | | | 8 | | | 1 1 | | | | 64 Mb | | 000 | | | | | 128 Mb | | 0 0 1 | | | | | 256 Mb | | 0 1 0 | | | | Plane Size (without spare area) | 512 Mb | | 0 1 1 | | | | (without spare area) | 1 Gb | | 100 | | | | | 2 Gb | | 101 | | | | | 4 Gb | | 1 1 0 | | | | Reserved | | 0 | | | | ## 7.1 Read Parameter Page The device supports the ONFI Read Parameter Page operation, initiated by writing ECh to the command register, followed by an address input of 00h. The command register remains in Parameter Page mode until further commands are issued to it. Table 7.3 explains the parameter fields. **Note:** For 32nm Cypress NAND, for a particular condition, the Read Parameter Page command does not give the correct values. To overcome this issue, the host must issue a Reset command before the Read Parameter Page command. Issuance of Reset before the Read Parameter Page command will provide the correct values and will not output 00h values. Table 7.3 Parameter Page Description (Sheet 1 of 3) | Byte | O/M | Description | Values | | | | | | |-------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--|--|--|--|--| | | Revision Information and Features Block | | | | | | | | | 0-3 | М | Parameter page signature Byte 0: 4Fh, "O" Byte 1: 4Eh, "N" Byte 2: 46h, "F" Byte 3: 49h, "I" | 4Fh, 4Eh, 46h, 49h | | | | | | | 4-5 | М | Revision number 2-15 Reserved (0) 1 1 = supports ONFI version 1.0 0 Reserved (0) | 02h, 00h | | | | | | | 6-7 | М | Features supported 5-15 Reserved (0) 4 1 = supports odd to even page Copyback 3 1 = supports interleaved operations 2 1 = supports non-sequential page programming 1 1 = supports multiple LUN operations 0 1 = supports 16-bit data bus width | 1Eh, 00h | | | | | | | 8-9 | М | Optional commands supported 6-15 Reserved (0) 5 1 = supports Read Unique ID 4 1 = supports Copyback 3 1 = supports Read Status Enhanced 2 1 = supports Get Features and Set Features 1 1 = supports Read Cache commands 0 1 = supports Page Cache Program command | 3Bh, 00h | | | | | | | 10-31 | | Reserved (0) | 00h | | | | | | **Table 7.3** Parameter Page Description (Sheet 2 of 3) | Byte | O/M | Description | Values | |---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------| | | | Manufacturer Information Block | l | | 32-43 | М | Device manufacturer (12 ASCII characters) | 53h, 50h, 41h, 4Eh, 53h, 49h,<br>4Fh, 4Eh, 20h, 20h, 20h, 20h | | 44-63 | М | Device model (20 ASCII characters) | 53h, 33h, 34h, 4Dh, 4Ch, 30h<br>38h, 47h, 32h, 20h, 20h, 20h,<br>20h, 20h, 20h, 20h, 20h,<br>20h, 20h | | 64 | M | JEDEC manufacturer ID | 01h | | 65-66 | 0 | Date code | 00h | | 67-79 | | Reserved (0) | 00h | | • | | Memory Organization Block | | | 80-83 | М | Number of data bytes per page | 00h, 08h, 00h, 00h | | 84-85 | М | Number of spare bytes per page | 80h, 00h | | 86-89 | М | Number of data bytes per partial page | 00h, 00h, 00h, 00h | | 90-91 | M | Number of spare bytes per partial page | 00h, 00h | | 92-95 | M | Number of pages per block | 40h, 00h, 00h, 00h | | 96-99 | M | Number of blocks per logical unit (LUN) | 00h, 10h, 00h, 00h | | 100 | M | Number of logical units (LUNs) | 02h | | 101 | М | Number of address cycles 4-7 Column address cycles 0-3 Row address cycles | 23h | | 102 | М | Number of bits per cell | 01h | | 103-104 | М | Bad blocks maximum per LUN | 50h, 00h | | 105-106 | М | Block endurance | 01h, 05h | | 107 | М | Guaranteed valid blocks at beginning of target | 01h | | 108-109 | М | Block endurance for guaranteed valid blocks | 01h, 03h | | 110 | М | Number of programs per page | 04h | | 111 | М | Partial programming attributes 5-7 Reserved 4 1 = partial page layout is partial page data followed by partial page spare 1-3 Reserved 0 1 = partial page programming has constraints | 00h | | 112 | M | Number of bits ECC correctability | 04h | | 113 | М | Number of interleaved address bits 4-7 Reserved (0) 0-3 Number of interleaved address bits | 01h | | 114 | 0 | Interleaved operation attributes 4-7 Reserved (0) 3 Address restrictions for program cache 2 1 = program cache supported 1 1 = no block address restrictions 0 Overlapped / concurrent interleaving support | 04h | | 115-127 | | Reserved (0) | 00h | | | | Electrical Parameters Block | | | 128 | М | I/O pin capacitance | 0Ah | | 129-130 | М | Timing mode support 6-15 Reserved (0) 5 1 = supports timing mode 5 4 1 = supports timing mode 4 3 1 = supports timing mode 3 2 1 = supports timing mode 2 1 1 = supports timing mode 1 | 1Fh, 00h | Table 7.3 Parameter Page Description (Sheet 3 of 3) | Byte | O/M | Description | Values | |---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------| | 131-132 | 0 | Program cache timing mode support 6-15 Reserved (0) 5 1 = supports timing mode 5 4 1 = supports timing mode 4 3 1 = supports timing mode 3 2 1 = supports timing mode 2 1 1 = supports timing mode 1 0 1 = supports timing mode 0 | 1Fh, 00h | | 133-134 | М | t <sub>PROG</sub> Maximum page program time (μs) | BCh, 02h | | 135-136 | М | t <sub>BERS</sub> Maximum block erase time (μs) | 10h, 27h | | 137-138 | М | $t_{\text{R}}$ Maximum page read time (µs) | 1Eh, 00h | | 139-140 | М | t <sub>CCS</sub> Minimum Change Column setup time (ns) | C8h, 00h | | 141-163 | | Reserved (0) | 00h | | | | Vendor Block | | | 164-165 | М | Vendor specific Revision number | 00h | | 166-253 | | Vendor specific | 00h | | 254-255 | М | Integrity CRC | 16h, 26h | | | | Redundant Parameter Pages | | | 256-511 | М | Value of bytes 0-255 | Repeat Value of bytes 0-255 | | 512-767 | М | Value of bytes 0-255 | Repeat Value of bytes 0-255 | | 768+ | 0 | Additional redundant parameter pages | FFh | #### Note: ### 8. Electrical Characteristics #### 8.1 Valid Blocks Table 8.1 Valid Blocks | Device | Symbol | Min | Тур | Max | Unit | |-----------|-----------------|----------|-----|------|--------| | S34ML04G2 | N <sub>VB</sub> | 4016 | | 4096 | Blocks | | S34ML08G2 | N <sub>VB</sub> | 8032 (1) | | 8192 | Blocks | #### Note: ## 8.2 Recommended Operating Conditions Table 8.2 Recommended Operating Conditions | Parameter | Symbol | Min | Тур | Max | Units | |-----------------------|--------|-----|-----|-----|-------| | Vcc Supply Voltage | Vcc | 2.7 | 3.3 | 3.6 | V | | Ground Supply Voltage | Vss | 0 | 0 | 0 | V | <sup>1. &</sup>quot;O" Stands for Optional, "M" for Mandatory. <sup>1.</sup> Each 4 Gb has maximum 80 bad blocks. #### 8.3 DC Characteristics Table 8.3 DC Characteristics and Operating Conditions | Parameter | | Symbol | Test Conditions | Min | Тур | Max | Units | |--------------------------|-----------------|-----------------------|------------------------------------------------------------------------|-----------------------|-----|-----------------------|-------| | Power On Current | | I <sub>CC0</sub> | FFh command input after power on | _ | _ | 50 per<br>device | mA | | | Sequential Read | I <sub>CC1</sub> | $t_{RC} = t_{RC} \text{ (min)}$<br>CE# = V <sub>IL</sub> , lout = 0 mA | - | 15 | 30 | mA | | Operating Current | Dragram | | Normal | _ | 15 | 30 | mA | | | Program | I <sub>CC2</sub> | Cache | _ | 15 | 30 | mA | | | Erase | I <sub>CC3</sub> | _ | _ | 15 | 30 | mA | | Standby Current, (TTL) | | I <sub>CC4</sub> | CE# = V <sub>IH</sub> ,<br>WP# = 0V/Vcc | _ | _ | 1 | mA | | Standby Current, (CMOS) | | I <sub>CC5</sub> | $CE\# = V_{CC}-0.2,$<br>$WP\# = 0/V_{CC}$ | _ | 10 | 50 | μΑ | | Input Leakage Current | | I <sub>LI</sub> | $V_{IN} = 0$ to $V_{CC}(max)$ | _ | _ | ±10 | μA | | Output Leakage Current | | I <sub>LO</sub> | $V_{OUT} = 0$ to $V_{CC}(max)$ | _ | _ | ±10 | μA | | Input High Voltage | | V <sub>IH</sub> | _ | V <sub>CC</sub> x 0.8 | _ | V <sub>CC</sub> + 0.3 | V | | Input Low Voltage | | V <sub>IL</sub> | _ | -0.3 | _ | V <sub>CC</sub> x 0.2 | V | | Output High Voltage | | V <sub>OH</sub> | I <sub>OH</sub> = -400 μA | 2.4 | _ | _ | V | | Output Low Voltage | | V <sub>OL</sub> | I <sub>OL</sub> = 2.1 mA | _ | _ | 0.4 | V | | Output Low Current (R/B# | <i>‡</i> ) | I <sub>OL(R/B#)</sub> | V <sub>OL</sub> = 0.4V | 8 | 10 | _ | mA | | Erase and Program Locko | out Voltage | $V_{LKO}$ | _ | _ | 1.8 | _ | V | #### Notes: - 1. All $V_{CC}$ pins, and $V_{SS}$ pins respectively, are shorted together. - 2. Values listed in this table refer to the complete voltage range for V<sub>CC</sub> and to a single device in case of device stacking. - 3. All current measurements are performed with a 0.1 µF capacitor connected between the V<sub>CC</sub> Supply Voltage pin and the V<sub>SS</sub> Ground pin. - 4. Standby current measurement can be performed after the device has completed the initialization process at power up. #### 8.4 Pin Capacitance Table 8.4 Pin Capacitance (TA = 25°C, f=1.0 MHz) | Parameter | Symbol | Test Condition | Min | Max | Unit | |----------------|-----------------|----------------------|-----|-----|------| | Input | C <sub>IN</sub> | V <sub>IN</sub> = 0V | _ | 10 | pF | | Input / Output | C <sub>IO</sub> | V <sub>IL</sub> = 0V | _ | 10 | pF | #### Note: ## 8.5 Power Consumptions and Pin Capacitance for Allowed Stacking Configurations When multiple dies are stacked in the same package, the power consumption of the stack will increase according to the number of chips. As an example, the standby current is the sum of the standby currents of all the chips, while the active power consumption depends on the number of chips concurrently executing different operations. When multiple dies are stacked in the same package the pin/ball capacitance for the single input and the single input/output of the combo package must be calculated based on the number of chips sharing that input or that pin/ball. <sup>1.</sup> For the stacked devices version the Input is 10 pF x [number of stacked chips] and the Input/Output is 10 pF x [number of stacked chips]. ## **Physical Interface** #### 9.1 **Physical Diagram** #### 48-Pin Thin Small Outline Package (TSOP1) 9.1.1 Figure 9.1 TS2 48 — 48-lead Plastic Thin Small Outline, 12 x 20 mm, Package Outline | PACKAGE | TS2 48 | | | | | |---------|-------------------|------|-------|--|--| | JEDEC | MO-142 (D) DD | | | | | | SYMBOL | OL MIN NOM | | MAX | | | | Α | | | 1.20 | | | | A1 | 0.05 | | 0.15 | | | | A2 | 0.95 | 1.00 | 1.05 | | | | b1 | 0.17 | 0.20 | 0.23 | | | | b | 0.17 | 0.22 | 0.27 | | | | c1 | 0.10 | | 0.16 | | | | С | 0.10 | | 0.21 | | | | D | 19.80 20.00 20.20 | | 20.20 | | | 1. DIMENSIONS ARE IN MILLIMETERS (mm). (DIMENSIONING AND TOLERANCING CONFORM TO ANSI Y14.5M-1994). PIN 1 IDENTIFIER FOR STANDARD PIN OUT (DIE UP). PIN 1 IDENTIFIER FOR REVERSE PIN OUT (DIE DOWN): INK OR LASER MARK. TO BE DETERMINED AT THE SEATING PLANE CO. THE SEATING PLANE IS DEFINED AS THE PLANE OF CONTACT THAT IS MADE WHEN THE PACKAGE LEADS ARE ALLOWED TO REST FREELY ON A FLAT HORIZONTAL SURFACE. DIMENSIONS D1 AND E DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE MOLD PROTRUSION ON E IS 0.15mm PER SIDE AND ON D1 IS 0.25mm PER SIDE. 6. DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08mm TOTAL IN EXCESS OF 6 DIMENSION AT MAX. MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON LOWER RADIUS OR THE #### 9.1.2 63-Pin Ball Grid Array (BGA) Figure 9.2 VLD063 — 63-Pin BGA, 11 mm x 9 mm Package | PACKAGE | VLD 063 | | | | |---------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------|--------------------------| | JEDEC | M0-207(M) | | | | | | 11.00 mm x 9.00 mm<br>PACKAGE | | ) mm | | | SYMBOL | MIN | NOM | MAX | NOTE | | Α | | | 1.00 | PROFILE | | A1 | 0.25 | | | BALL HEIGHT | | D | 11.00 BSC. | | | BODY SIZE | | Е | 9.00 BSC. | | | BODY SIZE | | D1 | 8.80 BSC. | | | MATRIX FOOTPRINT | | E1 | 7.20 BSC. | | | MATRIX FOOTPRINT | | MD | 12 | | | MATRIX SIZE D DIRECTION | | ME | 10 | | | MATRIX SIZE E DIRECTION | | n | 63 | | | BALL COUNT | | Øb | 0.40 | 0.45 0.50 | | BALL DIAMETER | | eЕ | 0.80 BSC. | | | BALL PITCH | | eD | 0:80 BSC. | | | BALL PITCH | | SD | 0.40 BSC. | | | SOLDER BALL PLACEMENT | | SE | 0.40 BSC. | | | SOLDER BALL PLACEMENT | | | A3-A8,B2-B8,C1,C2,C9,C10<br>D1,D2,D9,D10,E1,E2,E9,E10<br>F1,F2,F9,F10,G1,G2,G9,G10<br>H1,H2,H9,H10,J1,J2,J9,J10<br>K1,K2,K9,K10<br>L3-L8,M3-M8 | | | DEPOPULATED SOLDER BALLS | #### NOTES: - 1. DIMENSIONING AND TOLERANCING METHODS PER ASME Y14.5M-1994 - 2. ALL DIMENSIONS ARE IN MILLIMETERS. - 3. BALL POSITION DESIGNATION PER JEP95, SECTION 3, SPP-020. - 4. e REPRESENTS THE SOLDER BALL GRID PITCH. - SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION. - SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION. - n IS THE TOTAL NUMBER OF POPULATED SOLDER BALL POSITIONS FOR MATRIX SIZE MD X ME. - DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C. - ^ "SD" AND "SE" ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW. - WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW "SD" OR "SE" = 0. - WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, "SD" = eD/2 AND "SE" = eE/2. - "+" INDICATES THE THEORETICAL CENTER OF - DEPOPULATED BALLS. 41 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR OTHER MEANS. a5013 \ 16-038.28 \ 6.5.13 ## 10. Ordering Information The ordering part number is formed by a valid combination of the following: #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult your local sales office to confirm availability of specific valid combinations and to check on newly released combinations. | Valid Combinations | | | | | | | | | |--------------------|---------|------------|--------------|-----------------|----------------------|-----------------------------|-----------------|------------------------| | Device<br>Family | Density | Technology | Bus<br>Width | Package<br>Type | Temperature<br>Range | Additional Ordering Options | Packing<br>Type | Package<br>Description | | S34ML | 08G | 2 | 01 | BH, TF | I, A, V, B | 00 | 0, 3 | BGA, TSOP | ## 11. Document History | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | |------|---------|--------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | - | XILA | 04/11/2013 | Initial release.<br>Spansion Publication Number: S34ML08G2 | | | | | | Performance: Reliability - updated<br>Addressing: Address Cycle Map table - updated Bus Cycle data | | *A | - | XILA | 05/17/2013 | Read ID: Read ID for Supported Configurations table - updated 8 Gb Density for 2nd, 3rd, 4th, and 5th | | | | | Read Parameter Page: Parameter Page Description table: corrected values for Bytes 8-9 and 254-255 | | | *B | - | XILA | 08/09/2013 | Read ID: Read ID Operation Timing - 8 Gb figure: added values to I/Ox Physical Interface: Updated TS2 48 - 48-lead Plastic Thin Small Outline, 12 20 mm, Package Outline figure | | *C | - | XILA | 01/08/2015 | Performance: Package Options - added 63-Ball BGA 11 x 9 x 1 mm Connection Diagram: Added figure - 63-BGA Contact, x8 Device, Single CE Physical Interface: Added 63-Pin Ball Grid Array (BGA) Ordering Information: Valid Combinations table - added BH to Package Typ and BGA to Package Description | | *D | 4955117 | XILA | 10/15/2015 | Updated to Cypress template | | *E | 5017336 | XILA | 11/19/2015 | Fixed formatting issues Removed Cover page and Spansion Revision History Distinctive Characteristics: Added industrial Plus temperature range Ordering Information: Added A, V, B temperature ranges | | *F | 5160512 | XILA | 04/25/2016 | Added Recommended Operating Conditions section. Updated DC Characteristics section - updated "VCC supply Voltage (erase an program lockout)" to "Erase and Program Lockout voltage". Updated "Read parameter page" section. Updated "Ordering Information" section. Updated copyright information at the end of the document. | | *G | 5767403 | AESATMP8 | 06/08/2017 | Updated logo and Copyright. | #### Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Memory cypress.com/memory Microcontrollers cypress.com/mcu PSoC. cypress.com/psoc Power Management ICs cypress.com/pmic Touch Sensing cypress.com/touch **USB Controllers** cypress.com/usb Wireless Connectivity cypress.com/wireless #### PSoC® Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 #### **Cypress Developer Community** Forums | WICED IOT Forums | Projects | Video | Blogs | Training | Components #### **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2013-2017, This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"), This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners