

## FT148TF5U FT148RF5U FT148XR5U/7U FT149RF5U FT149TF5U FT149XR5U/7U Quad Operational Amplifiers

### **General Description**

The FT148/149 is a true quad 741. It consists of four independent, high gains, internally compensated, low power operational amplifiers which have been designed to provide functional characteristics identical to those of the classic 741 operational amplifier. In addition the total supply current for all four amplifiers is comparable to the supply current of a single 741 type op amp. Other features include input offset currents and input bias current which are much less than those of a standard 741. Also, excellent isolation between amplifiers has been achieved by independently biasing each amplifier and using layout techniques which minimise thermal coupling. The FT149 series has the same features as the FT148 plus a gain bandwidth product of 4 MHz at a gain of 5 or greater.

The FT148/149 can be used anywhere multiple 741 type amplifiers are being used and in applications where amplifier matching or high packing density is required. These amplifiers have been developed and certified as HiRel components for airspace and defense equipment. High reliability is ensured by microcircuit manufacturing process.

The FT148/149 is in conformity with Directive 2011/65/EU of 8 June 2011 and doesn't use hazardous substances.

### Features

- 741 op amp operating characteristics
- Class AB output stage—no crossover distortion
- Overload protection for inputs and outputs
- Low supply current drain: 0.6 mA/Amplifier
- Low input offset voltage: 1 mV
- Low input offset current: 4 nA
- Low input bias current 30 nA
- High degree of isolation between amplifiers: 120 dB
- Gain bandwidth product FT148 (AV=1): 1.0 MHz FT149 (AV≥ 5): 4 MHz

### Applications

- Data Acquisition Systems
- Analogue Filters
- Instrumentation Amplifiers
- RF Amplifiers
- Video Amplifiers
- Signal Generators
- Pulse Amplification

### **Ordering Information**

| Part      | Temp., °C | Package | Package<br>drawing |  |
|-----------|-----------|---------|--------------------|--|
| FT148TF5U |           | 14-lead | CSOF-              |  |
| FT149TF5U |           | Flat    | 14                 |  |
| FT148RF5U |           | 14-lead |                    |  |
| FT149RF5U | -60 to    | Dip     | CDIP-14            |  |
| FT148XR5U | +125      |         |                    |  |
| FT148XR7U |           | 20-lead | CQFN-              |  |
| FT149XR5U |           | CLCC    | 20                 |  |
| FT149XR7U |           |         |                    |  |



### **Pin Function Descriptions**

| Description                | Magazia          | Pin No  |         |         |  |
|----------------------------|------------------|---------|---------|---------|--|
| Description                | winemonic        | CSOF-14 | CDIP-14 | CQFN-20 |  |
| Output amplifier 1         | OUT1             | 1       | 1       | 2       |  |
| Negative input amplifier 1 | -IN1             | 2       | 2       | 3       |  |
| Positive input amplifier 1 | +IN1             | 3       | 3       | 4       |  |
| Positive supply            | V <sub>s</sub> + | 4       | 4       | 6       |  |
| Positive input amplifier 2 | +IN2             | 5       | 5       | 8       |  |
| Negative input amplifier 2 | -IN2             | 6       | 6       | 9       |  |
| Output amplifier 2         | OUT2             | 7       | 7       | 10      |  |
| Output amplifier 3         | OUT3             | 8       | 8       | 12      |  |
| Negative input amplifier 3 | -IN3             | 9       | 9       | 13      |  |
| Positive input amplifier 3 | +IN3             | 10      | 10      | 14      |  |
| Negative supply            | V <sub>s</sub> - | 11      | 11      | 16      |  |
| Positive input amplifier 4 | +IN4             | 12      | 12      | 18      |  |
| Negative input amplifier 4 | -IN4             | 13      | 13      | 19      |  |
| Output amplifier 4         | OUT4             | 14      | 14      | 20      |  |

#### **Process Flow**

Figure 1. Process Flow



#### 1. Colour shows the quality assurance procedures



#### Figure 2. FT148, FT149 Schematic Diagram (1/4 IC)

### Schematic Diagram



#### Notes:

2. In the FT149, 1pF instead of 5 pF



### **Absolute Maximum Ratings**

### **Thermal Information**

Thermal Resistance (typical)(note 6)  $\theta_{JA} = 25 \text{ °C/W}$  (CDIP-14)  $\theta_{JA} = 60 \text{ °C/W}$  (CSOF-14) Maximum Junction Temperature +175 °C Lead Temperature (soldering 3 s) 350 °C

### **Operation Condition**

Operating Temperature Range -60 °C to +125 °C Storage Temperature Range -65 °C to +150 °C Operating Supply Voltage  $\pm$  15 V  $\pm$ 10 % Allowable load R<sub>L</sub>  $\ge$ 2 k $\Omega$ ESD Tolerance (**note 5**) 500 V

#### Notes:

- 3. The maximum power dissipation for these devices must be derated at elevated temperatures and is dictated by  $T_{JMAX}$ ,  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum available power dissipation at any temperature is  $P_d = (T_{JMAX} T_A)/\theta_{JA}$  or the number given in the Absolute Maximum Ratings, whichever is less.
- 4. Any of the amplifier outputs can be shorted to ground indefinitely; however, more than one should not be simultaneously shorted as the maximum junction temperature will be exceeded.
- 5. Human body model, 1.5 k $\Omega$  in series with 100 pF.
- 6.  $\theta_{JA}$  is measured with component on an evaluation PC board in free air.

### **Electrical Specifications**

 $V_{SUPPLY} = \pm 15 V \pm 1 \%$  (unless otherwise specified)

| Deveryotar                 | Temp., °C   | aRD148 |      | αRD149 |      | 11            |  |
|----------------------------|-------------|--------|------|--------|------|---------------|--|
| Parameter                  |             | Min    | Max  | Min    | Max  | Unit          |  |
| Input Characteristics      |             | 11     |      |        |      |               |  |
|                            | 25          | -5     | +5   | -5     | +5   | mV            |  |
| Input Offset Voltage       | +125        | -6     | +6   | -6     | +6   |               |  |
|                            | -60         | -6     | +6   | -6     | +6   |               |  |
| Input Offset Voltage Drift | -60 to +25  | -      | 0.2  | -      | 0.2  | w//°C         |  |
| (note 7)                   | +25 to +125 | -      | 0.1  | -      | 0.1  | μν/ ር         |  |
| Input Bias Current         | 25          | 1      | 100  | 1      | 100  | nA            |  |
|                            | +125        | 1      | 100  | 1      | 100  |               |  |
|                            | -60         | 1      | 325  | 1      | 325  |               |  |
| Input Offset Current       | 25          | -25    | +25  | -25    | +25  |               |  |
|                            | +125        | -25    | +25  | -25    | +25  | nA            |  |
|                            | -60         | -75    | +75  | -75    | +75  |               |  |
| Input Offset Current Drift | -60 to +25  | -      | 0.25 | -      | 0.25 | ~^/°C         |  |
| (note 7)                   | +25 to +125 | -      | 0.25 | -      | 0.25 | пај с         |  |
| Noise                      |             |        |      |        |      |               |  |
| Broadband Noise (note 15)  | 25          | -      | 15   | -      | 15   | $\mu V_{RMS}$ |  |
| Popcorn Noise              | 25          | -      | 40   | -      | 40   | $\mu V_{PK}$  |  |



| Description                                    | Temp., °C | FT148 |       | FT149   |      |      |
|------------------------------------------------|-----------|-------|-------|---------|------|------|
| Parameter                                      |           | Min   | Max   | Min     | Max  | Unit |
| <b>Output Characteristics</b>                  |           |       |       |         |      |      |
|                                                | 25        | 9.5   | -     | 9.5     |      | 1    |
| Maximum Output Voltage                         | +125      | 9.0   |       | 9.0     |      | V    |
| (note 8)                                       | -60       | 9.0   | -     | 9.0     |      | >    |
|                                                | 25        | -     | -9.5  |         | -9.5 | 5    |
| Minimum Output Voltage                         | +125      | -     | -9.0  | - /     | -9.0 | V    |
| (note o)                                       | -60       | -     | -9.0  | - / - / | -9.0 |      |
| Source and Drain Short<br>Circuit Current      | 25        | -55   | -14   | -55     | -14  | mA   |
| Transfer Characteristics                       |           |       |       |         |      |      |
|                                                | 25        | 50    | · · · | 50      | -    |      |
| Large Signal Voltage Gain                      | +125      | 25    | - /   | 25      | -    | V/mV |
| (note 8, 11)                                   | -60       | 25    | - /   | 25      | -    | 1    |
|                                                | 25        | 70    | ) / ( | 70      | -    |      |
| Common Mode Rejection                          | +125      | 70    | 1-2   | 70      | -    | dB   |
| Ratio (Hote 12)                                | -60       | 70    | -     | 70      | -    |      |
|                                                | 25        | 77    | V     | 77      | -    | dB   |
| Power Supply Rejection                         | +125      | 77    | -     | 77      | -    |      |
| Ratio (note 15)                                | -60       | 77    | -     | 77      | -    |      |
| Channel Separation<br>(note 11, 14)            | 25        | 80    | /     | 80      | -    | dB   |
| Dynamic Characteristics                        |           | /     |       |         |      |      |
| Slew rate (note 10, 16)                        | 25        | 0.2   | · -   | 2       | -    | V/µs |
| Gain Bandwidth Product (note 8)                | 25        | 0.4   | -     | 3.4     | -    | MHz  |
| Power Supply                                   |           |       |       |         |      |      |
| Supply Current (note 17)                       | 25        | -     | 4.6   | -       | 4.6  | mA   |
|                                                | +125      | -     | 4.6   | -       | 4.6  |      |
|                                                | -60       | -     | 5.5   | -       | 5.5  |      |
| Drift (FT148XR7U and FT149XR7U only) (note 18) |           |       |       |         |      |      |
| Input Offset Voltage                           | 25        | -1    | 1     | -1      | 1    | mV   |
| Input Bias Current                             | 25        | -15   | 15    | -15     | 15   | nA   |

#### Notes:

7. Calculated parameter

8.  $R_L = 2 k\Omega$ 

- 9.  $V_{OUT} = \pm 200 \text{ mV}$
- 10.  $V_{OUT} = \pm 5 V$

11. V<sub>OUT</sub> = ±10 V

12. V<sub>CM</sub> = ±12 V

- 13.  $\pm 5 \text{ V} \leq V_{\text{SUPPLY}} \leq \pm 15 \text{ V}$
- 14. In any combination, 20 Hz to 20 kHz
- 15. 10 Hz to 5 kHz

16. 148: A<sub>V</sub>=1, 149: A<sub>V</sub>=5

- 17. All amplifier
- 18. Measure each amplifier



### **Die Characteristics**

Die dimensions:  $2.1 \times 1.8 \pm 0.1$  mm. Wafer thickness:  $0.46 \pm 0.02$  mm. Metallisation: Al, 1% Si, thickness:  $1.4 \pm 0.1$  µm. Glassivation: phosphosilicate glass (PSG), thickness  $1.2 \pm 0.2$  µm. Worst case current density: 800 A/mm<sup>2</sup>. Substrate potential: Unbiased. Transistor count: 94. Process: bipolar epitaxial.

### Metallisation Mask Layout



Figure 3. Metallisation mask and pin-outs



### **Typical Performance Characteristics**



Figure 9. Offset Voltage vs Temperature



Figure 6. Open Loop Voltage Gain vs Supply Voltage





Figure 10. Input Bias Current vs Temperature





Figure 11. Cain Bandwidth vs Temperature



Figure 13. Open Loop Frequency Response



Figure 15. Noise Voltage & Current vs Frequency



Figure 12. Output Impedance vs Frequency



Figure 14. Undistorted Output Voltage Swing vs Frequency











Figure 19. Small Signal Pulse Response (148)



Figure 21. Inverting Large Signal Pulse Response (148)







Figure 20. Small Signal Pulse Response (149)



Figure 22. Inverting Large Signal Pulse Response (149)



### **Application Hints**

The FT148 series are quad low power 741 op amps. In the proliferation of quad op amps, these are the first to offer the convenience of familiar, easy to use operating characteristics of the 741 op amp. In those applications where 741 op amps have been employed, the FT148 series op amps can be employed directly with no change in circuit performance. The FT149 series has the same characteristics as the FT148 except it has been decompensated to provide a wider bandwidth. As a result the part requires a minimum gain of 5. The package pin-outs are such that the inverting input of each amplifier is adjacent to its output. In addition, the amplifier outputs are located in the corners of the package which simplifies PC board layout and minimises package related capacitive coupling between amplifiers. The input characteristics of these amplifiers allow differential input voltages which can exceed the supply voltages. In addition, if either of the input voltages is within the operating common-mode range, the phase of the output remains correct. If the negative limit of the operating common-mode range is exceeded at both inputs, the output voltage will be positive. For input voltages which greatly exceed the maximum supply voltages, either differentially or common-mode, resistors should be placed in series with the inputs to limit the current. Like the LM741, these amplifiers can easily drive a 100 pF capacitive load throughout the entire dynamic output voltage and current range. However, if very large capacitive loads must be driven by a non-inverting unity gain amplifier, a resistor should be placed between the output (and feedback connection) and the capacitance to reduce the phase shift resulting from the capacitive loading. The output current of each amplifier in the package is limited. Short circuits from an output to either ground or the power supplies will not destroy the unit. However, if multiple output shorts occur simultaneously, the time duration should be short to prevent the unit from being destroyed as a result of excessive power dissipation in the IC chip. As with most amplifiers, care should be taken lead dress, component placement and supply decoupling in order to ensure stability. For example, resistors from the output to an input should be placed with the body close to the input to minimise "pickup" and maximise the frequency of the feedback pole which capacitance from the input to ground creates.

A feedback pole is created when the feedback around any amplifier is resistive. The parallel resistance and capacitance from the input of the device (usually the inverting input) to AC ground set the frequency of the pole. In many instances the frequency of this pole is much greater than the expected 3 dB frequency of the closed loop gain and consequently there is negligible effect on stability margin. However, if the feedback pole is less than approximately six times the expected 3 dB frequency a lead capacitor should be placed from the output to the input of the op amp. The value of the added capacitor should be such that the RC time constant of this capacitor and the resistance it parallels is greater than or equal to the original feedback pole time constant.





Notes:

- 19. Lead finish to be 1.0  $\mu$ m minimum gold over 1.5  $\mu$ m to 8  $\mu$ m nickel underplate
- 20. Lead resistance to be 300 m $\Omega$  max

#### Figure 23. Ceramic Flat Package



Cerdip CDIP-14/7x18-2.5



#### Notes:

- 21. Lead finish to be 1.5  $\mu m$  minimum gold over 1.5  $\mu m$  to 8  $\mu m$  nickel underplate
- 22. Dimension 0.13 µm shall be measured from the edge of the furthest extension of the metal pad or lead
- 23. Lead resistance to be 200 m $\Omega$  max

#### Figure 24. Ceramic DIP Package



Ceramic Leadless Chip Carrier CQFN-20/8.9x8.9-1.27



#### Notes:

24. Unless otherwise specified, a minimum clearance of 0.015 inch (0.38mm) shall be maintained between all metallised features(e.g., lid, castellations, terminals, thermal pads, etc.)

Figure 25. Leadless Package



# **Revision History**

| Ũ⁄Ýc | (Dæc)    | Description |
|------|----------|-------------|
| Ŕ    | 20404/13 | Original    |
|      |          |             |
|      |          |             |
|      |          |             |
|      |          |             |
|      |          |             |
|      |          |             |
|      |          |             |
|      |          |             |
|      |          |             |
|      |          |             |
|      |          |             |
|      |          |             |
| (    |          |             |
|      |          |             |
|      |          |             |



Ashley Crt, Henley, Marlborough, Wilts, SN8 3RH UK Tel: +44(0)1264 731200 Fax:+44(0)1264 731444

E-mail: sales@forcetechnologies.co.uk

#### www.forcetechnologies.co.uk

Unless otherwise stated in this SCD/Data sheet, Force Technologies Ltd reserve the right to make changes, without notice, in the products, Includ -ing circuits, cells and/or software, described or contained herein in order to improve design and/or performance. Force Technologies resumes no responsibility or liability for the use of any of these products, conveys no licence or any title under patent, copyright, or mask work to these products, and makes no representation or warranties that these products are free from patent, copyright or mask work infringement, unless otherwise specified.

#### Life Support Applications

Force Technologies products are not designed for use in life support appliances, devices or systems where malfunction of a Force Technologies product can reasonably be expected to result in a personal injury. Force Technologies customers using or selling Force Technologies products for use in such applications do so at their own risk and agree to fully indemnify Force Technologies for any damages resulting from such improper use or sale.

This document is the property of Force Technologies Ltd not to be reproduced or implemented without the written permission of Force Technologies Ltd

All trademarks acknowledged

Copyright Force Technologies Ltd 2013