## FT28C010-xxxxx-X #### 128K x 8 Bit 5V EEPROM #### **FEATURES** - Access Time: 120ns - · Simple Byte and Page Write - -Single 5V Supply - -No External High Voltages or VPP Control Circuits - -Self-Timed - -No Erase Before Write - -No Complex Programming Algorithms - -No Overerase Problem - Low Power CMOS: - -Active: 50mA - -Standby: 500μA - Software Data Protection - —Protects Data Against System Level Inadvertant Writes - High Speed Page Write Capability - Highly Reliable Cell - -Endurance: 100,000 Write Cycles - -Data Retention: 100 Years - Early End of Write Detection - —DATA Polling - -Toggle Bit Polling - -X Manufactured using Xicor Die #### **DESCRIPTION** The Force FT28C010 is a 128K x 8 E<sup>2</sup>PROM, fabricated with, high performance, floating gate CMOS technology. Like most Force programmable nonvolatile memories the FT28C010 is a 5V only device. The FT28C010 features the JEDEC approved pinout for bytewide memories, compatible with industry standard EPROMs. The FT28C010 supports a 256-byte page write operation, effectively providing a 19 $\,\mu s/byte$ write cycle and enabling the entire memory to be typically written in less than 2.5 seconds. The FT28C010 also features $\overline{DATA}$ Polling and Toggle Bit Polling, system software support schemes used to indicate the early completion of a write cycle. In addition, the FT28C010 supports Software Data Protection option. Force E<sup>2</sup>PROMs are designed and tested for applications requiring extended endurance. Data retention is specified to be greater than 100 years. # FT28C010-xxxxx-AT #### **FEATURES** - Fast Read Access Time 120ns - Automatic Page Write Operation Internal Address and Data Latches for 128-Bytes Internal Control Timer • Fast Write Cycle Time Page Write Cycle Time - 10 ms Maximum 1 to 128-Byte Page Write Operation Low Power Dissipation 80 mA Active Current 300 µA CMOS Standby Current - Hardware and Software Data Protection - DATA Polling for End of Write Detection - · High Reliability CMOS Technology Endurance: 10<sup>4</sup> **Data Retention: 10 Years** - Single 5V ± 10% Supply - CMOS and TTL Compatible Inputs and Outputs - · -AT Manufactured using Atmel Die #### DESCRIPTION The FT28C010 is a high-performance Electrically Erasable and Programmable Read Only Memory. Its one megabit of memory isorganised as 131,072 words by 8 bits. Manufactured with advanced nonvolatile CMOS technology, the device offersaccess times to 120 ns with power dissipation of just 440 mW. When the device isdeselected, the CMOS standby current is less than 300 mA. (Cont) ## FT28C010-xxxxx-X #### **PIN CONFIGURATIONS** ## FT28C010-xxxxx-AT #### PIN CONFIGURATIONS PGA Top V iew | 4 | 3 | 1 | 27 | 26 | |------|------|------|------|------| | A6 | A7 | A14 | WE | A13 | | 5 | 2 | 28 | 24 | 25 | | A5 | A12 | VCC | A9 | A8 | | 7 | 6 | 29 | 22 | 23 | | A3 | A4 | A15 | OE | A11 | | 9 | 8 | 30 | 20 | 21 | | A1 | A2 | A16 | CE | A10 | | 11 | 10 | 14 | 16 | 19 | | I/O0 | A0 | GND | I/O4 | I/O7 | | 12 | 13 | 15 | 17 | 18 | | I/O1 | I/O2 | I/O3 | I/O5 | I/O6 | #### **PIN DESCRIPTIONS** #### Addresses (A<sub>0</sub>-A<sub>16</sub>) The Address inputs select an 8-bit memory location during a read or write operation. #### Chip Enable (CE) The Chip Enable input must be LOW to enable all read/write operations. When $\overline{\text{CE}}$ is HIGH, power consumption is reduced. #### Output Enable (OE) The Output Enable input controls the data output buffers and is used to initiate read operations. #### Data In/Data Out (I/O<sub>0</sub>-I/O<sub>7</sub>) Data is written to or read from the FT28C010 through the I/O pins. #### Write Enable (WE) The Write Enable input controls the writing of data to the FT28C010. #### **PIN NAMES** | Symbol | Description | |------------------------------------|-------------------| | A <sub>0</sub> -A <sub>16</sub> | Address Inputs | | I/O <sub>0</sub> –I/O <sub>7</sub> | Data Input/Output | | WE | Write Enable | | CE | Chip Enable | | ŌĒ | Output Enable | | V <sub>CC</sub> | +5V | | V <sub>SS</sub> | Ground | | NC | No Connect | #### **FUNCTIONAL DIAGRAM** #### **DEVICE OPERATION** #### Read Read operations are initiated by both $\overline{OE}$ and $\overline{CE}$ LOW. The read operation is terminated by either $\overline{CE}$ or $\overline{OE}$ returning HIGH. This two line control architecture eliminates bus contention in a system environment. The data bus will be in a high impedance state when either $\overline{OE}$ or $\overline{CE}$ is HIGH. #### Write Write operations are initiated when both $\overline{CE}$ and $\overline{WE}$ are LOW and $\overline{OE}$ is HIGH. The FT28C010 supports both a $\overline{CE}$ and $\overline{WE}$ controlled write cycle. That is, the address is latched by the falling edge of either $\overline{CE}$ or $\overline{WE}$ , whichever occurs last. Similarly, the data is latched internally by the rising edge of either $\overline{CE}$ or $\overline{WE}$ , whichever occurs first. A byte write operation, once initiated, will automatically continue to completion, typically within 5ms. #### **Page Write Operation** The page write feature of the FT28C010 allows the entire memory to be written in 5 seconds. Page write allows two to two hundred fifty-six bytes of data to be consecutively written to the FT28C010 prior to the commencement of the internal programming cycle. The host can fetch data from another device within the system during a page write operation (change the source address), but the page address ( $A_8$ through $A_{16}$ ) for each subsequent valid write cycle to the part during this operation must be the same as the initial page address. The page write mode can be initiated during any write operation. Following the initial byte write cycle, the host can write an additional one to two hundred fifty six bytes in the same manner as the first byte was written. Each successive byte load cycle, started by the $\overline{WE}$ HIGH to LOW transition, must begin within 100 $\mu$ s of the falling edge of the preceding $\overline{WE}$ . If a subsequent $\overline{WE}$ HIGH to LOW transition is not detected within 100 $\mu$ s, the internal automatic programming cycle will commence. There is no page write window limitation. Effectively the page write window is infinitely wide, so long as the host continues to access the device within the byte load cycle time of 100 $\mu$ s. #### **Write Operation Status Bits** The FT28C010 provides the user two write operation status bits. These can be used to optimise a system write cycle time. The status bits are mapped onto the I/O bus as shown in Figure 1. Figure 1. Status Bit Assignment #### DATA Polling (I/O<sub>7</sub>) The FT28C010 features $\overline{\text{DATA}}$ Polling as a method to indicate to the host system that the byte write or page write cycle has completed. $\overline{\text{DATA}}$ Polling allows a simple bit test operation to determine the status of the FT28C010, eliminating additional interrupt inputs or external hardware. During the internal programming cycle, any attempt to read the last byte written will produce the complement of that data on I/O<sub>7</sub> (i.e., write data = 0xxx xxxx, read data = 1xxx xxxx). Once the programming cycle is complete, I/O<sub>7</sub> will reflect true data. Note: If the FT28C010 is in the protected state and an illegal write operation is attempted $\overline{\text{DATA}}$ Polling will not operate. #### Toggle Bit (I/O<sub>6</sub>) The FT28C010 also provides another method for determining when the internal write cycle is complete. During the internal programming cycle, I/O $_6$ will toggle from HIGH to LOW and LOW to HIGH on subsequent attempts to read the device. When the internal cycle is complete the toggling will cease and the device will be accessible for additional read or write operations. # DATA Polling I/O<sub>7</sub> Figure 2. DATA Polling Bus Sequence Figure 3. DATA Polling Software Flow DATA Polling can effectively halve the time for writing to the FT28C010. The timing diagram in Figure 2 illustrates the sequence of events on the bus. The software flow diagram in Figure 3 illustrates one method of implementing the routine. # The Toggle Bit I/O<sub>6</sub> Figure 4. Toggle Bit Bus Sequence Figure 5. Toggle Bit Software Flow The Toggle Bit can eliminate the software housekeeping chore of saving and fetching the last address and data written to a device in order to implement $\overline{DATA}$ Polling. This can be especially helpful in an array comprised of multiple FT28C010 memories that is frequently updated. Toggle Bit Polling can also provide a method for status checking in multiprocessor applications. The timing diagram in Figure 4 illustrates the sequence of events on the bus. The software flow diagram in Figure 5 illustrates a method for polling the Toggle Bit. ## FT28C010-xxxxx-X #### HARDWARE DATA PROTECTION The FT28C010 provides three hardware features that protect nonvolatile data from inadvertent writes. - Noise Protection—A WE pulse less than 10ns will not initiate a write cycle. - Default $V_{CC}$ Sense—All functions are inhibited when $V_{CC}$ is $\leq 3.5 V$ . - Write inhibit—Holding either OE LOW, WE HIGH, or CE HIGH will prevent an inadvertent write cycle during power-up and power-down, maintaining data integrity. #### SOFTWARE DATA PROTECTION The FT28C010 offers a software controlled data protection feature. The FT28C010 is shipped from Force with the software data protection NOT ENABLED: that is the device will be in the standard operating mode. In this mode data should be protected during power-up/-down operations through the use of external circuits. The host would then have open read and write access of the device once $V_{CC}$ was stable. The FT28C010 can be automatically protected during power-up and power-down without the need for external circuits by employing the software data protection feature. The internal software data protection circuit is enabled after the first write operation utilising the software algorithm. This circuit is nonvolatile and will remain set for the life of the device unless the reset command is issued. Once the software protection is enabled, the FT28C010 is also protected from inadvertent and accidental writes in the powered-up state. That is, the software algorithm must be issued prior to writing additional data to the device. #### **SOFTWARE ALGORITHM** Selecting the software data protection mode requires the host system to precede data write operations by a series of three write operations to three specific addresses. Refer to Figures 6 and 7 for the sequence. The three byte sequence opens the page write window enabling the host to write from one to two hundred fifty-six bytes of data. Once the page load cycle has been completed, the device will automatically be returned to the data protected state. # Software Data Protection Figure 6. Timing Sequence—Byte or Page Write Figure 7. Write Sequence for Software Data Protection Regardless of whether the device has previously been protected or not, once the software data protection algorithm is used and data has been written, the FT28C010 will automatically disable further writes unless another command is issued to cancel it. If no further commands are issued the FT28C010 will be write protected during power-down and after any subsequent power-up. The state of A $_{15}$ and A $_{16}$ while executing the algorithm is don't care. Note: Once initiated, the sequence of write operations should not be interrupted. ## Resetting Software Data Protection Figure 8. Reset Software Data Protection Timing Sequence Figure 9. Software Sequence to Deactivate Software Data Protection In the event the user wants to deactivate the software data protection feature for testing or reprogramming in an E<sup>2</sup>PROM programmer, the following six step algorithm will reset the internal protection circuit. After $t_{WC}$ , the FT28C010 will be in standard operating mode. Note: Once initiated, the sequence of write operations should not be interrupted. ## FT28C010-xxxxx-X #### SYSTEM CONSIDERATIONS Because the FT28C010 is frequently used in large memory arrays it is provided with a two line control architecture for both read and write operations. Proper usage can provide the lowest possible power dissipation and eliminate the possibility of contention where multiple I/O pins share the same bus. To gain the most benefit it is recommended that $\overline{CE}$ be decoded from the address bus and be used as the primary device selection input. Both $\overline{OE}$ and $\overline{WE}$ would then be common among all devices in the array. For a read operation this assures that all deselected devices are in their standby mode and that only the selected device(s) is outputting data on the bus. Because the FT28C010 has two power modes, standby and active, proper decoupling of the memory array is of prime concern. Enabling $\overline{\text{CE}}$ will cause transient current spikes. The magnitude of these spikes is dependent on the output capacitive loading of the I/Os. Therefore, the larger the array sharing a common bus, the larger the transient spikes. The voltage peaks associated with the current transients can be suppressed by the proper selection and placement of decoupling capacitors. As a minimum, it is recommended that a 0.1 $\,\mu\text{F}$ high frequency ceramic capacitor be used between V $_{\text{CC}}$ and V<sub>SS</sub> at each device. Depending on the size of the array, the value of the capacitor may have to be larger. In addition, it is recommended that a 4.7 $\mu$ F electrolytic bulk capacitor be placed between V<sub>CC</sub> and V<sub>SS</sub> for each eight devices employed in the array. This bulk capacitor is employed to overcome the voltage droop caused by the inductive effects of the PC board traces. #### **Active Supply Current vs. Ambient Temperature** #### I<sub>CC</sub> (RD) by Temperature over Frequency #### Standby Supply Current vs. Ambient Temperature ## FT28C010-xxxxx-X #### **ABSOLUTE MAXIMUM RATINGS\*** | Temperature under Bias | | |----------------------------|------------------| | FT28C010 | –10° C to +85°C | | FT28C010I | 65° C to +135°C | | FT28C010M | –65° C to +135°C | | Storage Temperature | –65° C to +150°C | | Voltage on any Pin with | | | Respect to V <sub>SS</sub> | 1V to +7V | | D.C. Output Current | 5mA | | Lead Temperature | | | (Soldering, 10 seconds) | 300°C | #### \*COMMENT Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and the functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **RECOMMEND OPERATING CONDITIONS** | Temperature | Min. | Max. | | | |-------------|-------|--------|--|--| | Commercial | 0°C | +70°C | | | | Industrial | –40°C | +85°C | | | | Military | –55°C | +125°C | | | | Supply Voltage | Limits | |----------------|--------| | FT28C010 | 5V±10% | #### D.C. OPERATING CHARACTERISTICS (Over the recommended operating conditions, unless otherwise specified.) | | | Lin | Limits | | | |---------------------|----------------------------------------------------|------|---------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min. | Max. | Units | Test Conditions | | Icc | V <sub>CC</sub> Current (Active)<br>(TTL Inputs) | | 50 | mA | $\overline{\text{CE}} = \overline{\text{OE}} = \text{V}_{\text{IL}}, \ \overline{\text{WE}} = \text{V}_{\text{IH}},$ All I/O's = Open, Address Inputs = .4V/2.4V Levels @ f = 5MHz | | I <sub>SB1</sub> | V <sub>CC</sub> Current (Standby)<br>(TTL Inputs) | | 3 | mA | CE = V <sub>IH</sub> , OE = V <sub>IL</sub><br>All I/O's = Open, Other Inputs = V <sub>IH</sub> | | I <sub>SB2</sub> | V <sub>CC</sub> Current (Standby)<br>(CMOS Inputs) | 1/1 | 500 | μΑ | $\overline{\text{CE}}$ = V <sub>CC</sub> - 0.3V, $\overline{\text{OE}}$ = V <sub>IL</sub><br>All I/O's = Open, Other Inputs = V <sub>CC</sub> | | I <sub>LI</sub> | Input Leakage Current | 141 | 10 | μΑ | $V_{IN} = V_{SS}$ to $V_{CC}$ | | I <sub>LO</sub> | Output Leakage Current | /// | 10 | μΑ | $V_{OUT} = V_{SS}$ to $V_{CC}$ , $\overline{CE} = V_{IH}$ | | V <sub>IL</sub> (1) | Input LOW Voltage | -1 | 0.8 | V | | | V <sub>IH</sub> (1) | Input HIGH Voltage | 2 | V <sub>CC</sub> + 1 | V | | | V <sub>OL</sub> | Output LOW Voltage | | 0.4 | V | $I_{OL} = 2.1 \text{mA}$ | | V <sub>OH</sub> | Output HIGH Voltage | 2.4 | | V | $I_{OH} = -400 \mu A$ | Notes: (1) $V_{IL}$ min. and $V_{IH}$ max. are for reference only and are not tested. #### **POWER-UP TIMING** | Symbol | Parameter | Max. | Units | |----------------------|-----------------------------|------|-------| | t <sub>PUR</sub> (2) | Power-up to Read Operation | 100 | μs | | t <sub>PUW</sub> (2) | Power-up to Write Operation | 5 | ms | #### **CAPACITANCE** $T_A = +25^{\circ} C$ , f = 1MHz, $V_{CC} = 5V$ | Symbol | Parameter | | Units | Test Conditions | |----------------------|--------------------------|----|-------|-----------------------| | C <sub>I/O</sub> (2) | Input/Output Capacitance | 10 | pF | V <sub>I/O</sub> = 0V | | C <sub>IN</sub> (2) | Input Capacitance | 10 | pF | V <sub>IN</sub> = 0V | #### **ENDURANCE AND DATA RETENTION** | Parameter | Min. | Max. | Units | | | |----------------|---------|------|-----------------|--|--| | Endurance | 10,000 | | Cycles Per Byte | | | | Endurance | 100,000 | | Cycles Per Page | | | | Data Retention | 100 | | Years | | | #### A.C. CONDITIONS OF TEST | Input Pulse Levels | 0V to 3V | |--------------------------------|----------| | Input Rise and Fall Times | 10ns | | Input and Output Timing Levels | 1.5V | #### **MODE SELECTION** | CE | ŌE | WE | Mode | I/O | Power | |-----|-----|----|---------------------------|------------------|---------| | L | L | Н | Read | D <sub>OUT</sub> | Active | | L / | H | 1 | Write | D <sub>IN</sub> | Active | | Н | Х | X | Standby and Write Inhibit | High Z | Standby | | X | / L | X | Write Inhibit | _ | _ | | X | X | H | Write Inhibit | _ | _ | #### **EQUIVALENT A.C. LOAD CIRCUIT** **Note:** (2) This parameter is periodically sampled and not 100% tested. #### **SYMBOL TABLE** #### A.C. CHARACTERISTICS (Over the recommended operating conditions, unless otherwise specified.) #### **Read Cycle Limits** | | | FT28C010-12 | | FT28C010-12 FT28C010-15 F | | FT28C010-20 | | FT28C010-25 | | | |----------------------|------------------------------------|-------------|------|---------------------------|------|-------------|------|-------------|------|-------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | t <sub>RC</sub> | Read Cycle Time | 120 | | 150 | | 200 | | 250 | | ns | | t <sub>CE</sub> | Chip Enable Access Time | | 120 | - 4 | 150 | 7 / | 200 | , ~ | 250 | ns | | t <sub>AA</sub> | Address Access Time | | 120 | | 150 | | 200 | /// | 250 | ns | | t <sub>OE</sub> | Output Enable Access Time | | 50 | | 50 | 1 | 50 | V | 50 | ns | | t <sub>LZ</sub> (3) | CE LOW to Active Output | 0 | | 0 | - | 0 | | 0 | | ns | | t <sub>OLZ</sub> (3) | OE LOW to Active Output | 0 | | 0 | | 0 | 1 | 0 | | ns | | t <sub>HZ</sub> (3) | CE HIGH to High Z Output | | 50 | | 50 | / / | 50 | 1 | 50 | ns | | t <sub>OHZ</sub> (3) | OE HIGH to High Z Output | | 50 | | 50 | / 5 | 50 | 7 | 50 | ns | | t <sub>OH</sub> | Output Hold from<br>Address Change | 0 | | 0 | | 0 | ) | 0 | | ns | #### **Read Cycle** Note: (3) $t_{LZ}$ min., $t_{HZ}$ , $t_{OLZ}$ min., and $t_{OHZ}$ are periodically sampled and not 100% tested. $t_{HZ}$ max. and $t_{OHZ}$ max. are measured, with $C_L$ = 5pF, from the point when $\overline{CE}$ or $\overline{OE}$ return HIGH (whichever occurs first) to the time when the outputs are no longer driven. Rev 1.3 13/31 March 2014 #### **Write Cycle Limits** | Symbol | Parameter | Min. | Max. | Units | |--------------------------------|---------------------|------|------|-------| | t <sub>WC</sub> <sup>(4)</sup> | Write Cycle Time | | 10 | ms | | t <sub>AS</sub> | Address Setup Time | 0 | 17 1 | ns | | t <sub>AH</sub> | Address Hold Time | 50 | 1// | ns | | t <sub>CS</sub> | Write Setup Time | 0 | 1/0 | ns | | t <sub>CH</sub> | Write Hold Time | 0 | /// | ns | | t <sub>CW</sub> | CE Pulse Width | 100 | 141 | ns | | t <sub>OES</sub> | OE HIGH Setup Time | 10 | | ns | | t <sub>OEH</sub> | OE HIGH Hold Time | 10 | | ns | | t <sub>WP</sub> | WE Pulse Width | 100 | | ns | | t <sub>WPH</sub> | WE HIGH Recovery | 100 | | ns | | t <sub>DV</sub> | Data Valid | | 1 | μS | | t <sub>DS</sub> | Data Setup | 50 | 7 | ns | | t <sub>DH</sub> | Data Hold | 0 | | ns | | t <sub>DW</sub> | Delay to Next Write | 10 | | μs | | t <sub>BLC</sub> | Byte Load Cycle | 0.2 | 100 | μs | #### **WE** Controlled Write Cycle **Notes:** (4) t<sub>WC</sub> is the minimum cycle time to be allowed from the system perspective unless polling techniques are used. It is the maximum time the device requires to complete internal write operation. #### **CE** Controlled Write Cycle #### **Page Write Cycle** Notes: (5) Between successive byte writes within a page write operation, $\overline{OE}$ can be strobed LOW: e.g. this can be done with $\overline{CE}$ and $\overline{WE}$ HIGH to fetch data from another memory device within the system for the next write; or with $\overline{WE}$ HIGH and $\overline{CE}$ LOW effectively performing a polling operation. (6) The timings shown above are unique to page write operations. Individual byte load operations within the page write must conform to either the $\overline{\text{CE}}$ or $\overline{\text{WE}}$ controlled write cycle timing. #### DATA Polling Timing Diagram<sup>(7)</sup> #### **Toggle Bit Timing Diagram** Note: (7) Polling operations are by definition read cycles and are therefore subject to read cycle timings. Rev 1.3 16/31 March 2014 The FT28C010 is accessed like a Static RAM for the read or write cycle without the need for external components. The device contains a 128-byte page register to allow writing of up to 128-bytes simultaneously. During a write cycle, the address and 1 to 128-bytes of data are internally latched, freeing the address and data bus for other operations. Following the initiation of a write cycle, the device will automatically write the latched data using an internal control timer. The end of a write cycle can be detected by DATA POLLING of I/O7. Once the end of a write cycle has been detected a new access for a read or write can begin. Force's 28C010 has additional features to ensure high quality and manufacturability. The device utilises internal error correction for extended endurance and improved data retention characteristics. An optional software data protection mechanism is available to guard against inadvertent writes. The device also includes an extra 128-bytes of EEPROM for device identification or tracking. ### **Block Diagram** \*NOTICE: ## **Absolute Maximum Ratings\*** | Temperature Under Bias | 55°C to +125°C | |---------------------------------------------------------------|--------------------------------| | Storage Temperature | 65°C to +150°C | | All Input Voltages (including NC Pins) with Respect to Ground | 0.6V to +6.25V | | All Output Voltages with Respect to Ground | 0.6V to V <sub>CC</sub> + 0.6V | | Voltage on OE and A9 with Respect to Ground | 0.6V to +13.5V | Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not Stresses beyond those listed under "Absolute operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## Pin Configuration | Pin Name | Function | |-------------|---------------------| | A0 - A16 | Addresses | | CE | Chip Enable | | OE | Output Enable | | WE | Write Enable | | 1/00 - 1/07 | Data Inputs/Outputs | | NC | No Connect | #### **Device Operation** **READ:** The FT28C010 is accessed like a Static RAM. When $\overline{CE}$ and $\overline{OE}$ are low and $\overline{WE}$ is high, the data stored at the memory location determined by the address pins is asserted on the outputs. The outputs are put in the high impedance state when either $\overline{CE}$ or $\overline{OE}$ is high. This dualline control gives designers flexibility in preventing bus contention in their system. **BYTE WRITE:** A low pulse on the $\overline{WE}$ or $\overline{CE}$ input with $\overline{CE}$ or $\overline{WE}$ low (respectively) and $\overline{OE}$ high initiates a write cycle. The address is latched on the falling edge of $\overline{CE}$ or $\overline{WE}$ , whichever occurs last. The data is latched by the first rising edge of $\overline{CE}$ or $\overline{WE}$ . Once a byte write has been started it will automatically time itself to completion. Once a programming operation has been initiated and for the duration of $t_{WC}$ , a read operation will effectively be a polling operation. **PAGE WRITE:** The page write operation of the FT28C010 allows 1 to 128-bytes of data to be written into the device during a single internal programming period. A page write operation is initiated in the same manner as a byte write; the first byte written can then be followed by 1 to 127 additional bytes. Each successive byte must be written within 150 $\mu s$ ( $t_{BLC}$ ) of the previous byte. If the $t_{BLC}$ limit is exceeded the FT28C010 will cease accepting data and commence the internal programming operation. All bytes during a page write operation must reside on the same page as defined by the state of the A7 - A16 inputs. For each $\overline{WE}$ high to low transition during the page write operation, A7 - A16 must be the same. The A0 to A6 inputs are used to specify which bytes within the page are to be written. The bytes may be loaded in any order and may be altered within the same load period. Only bytes which are specified for writing will be written; unnecessary cycling of other bytes within the page does not occur. **DATA POLLING:** The FT28C010 features DATA Polling to indicate the end of a write cycle. During a byte or page write cycle an attempted read of the last byte written will result in the complement of the written data to be presented on I/O7. Once the write cycle has been completed, true data is <u>valid</u> on all outputs, and the next write cycle may begin. DATA Polling may begin at anytime during the write cycle. **TOGGLE BIT:** In addition to DATA Polling the FT28C010 provides another method for determining the end of a write cycle. During the write operation, successive attempts to read data from the device will result in I/O6 toggling between one and zero. Once the write has completed, I/O6 will stop toggling and valid data will be read. Reading the toggle bit may begin at any time during the write cycle. **DATA PROTECTION:** If precautions are not taken, inadvertent writes may occur during transitions of the host sys- tem power supply. Force has incorporated both hardware and software features that will protect the memory against inadvertent writes. **HARDWARE PROTECTION:** Hardware features protect against inadvertent writes to the FT28C010 in the following ways: (a) $V_{CC}$ sense - if $V_{CC}$ is below 3.8V (typical) the write function is inhibited; (b) $V_{CC}$ power-on delay - once $V_{CC}$ has reached 3.8V the device will automatically time out 5 ms (typical) before allowing a write: (c) write inhibit - holding any one of $\overline{OE}$ low, $\overline{CE}$ high or $\overline{WE}$ high inhibits write cycles; (d) noise filter - pulses of less than 15 ns (typical) on the $\overline{WE}$ or $\overline{CE}$ inputs will not initiate a write cycle. **SOFTWARE DATA PROTECTION:** A software controlled data protection feature has been implemented on the FT28C010. When enabled, the software data protection (SDP), will prevent inadvertent writes. The SDP feature may be enabled or disabled by the user; the FT28C010 is shipped from Force with SDP disabled. SDP is enabled by the host system issuing a series of three write commands; three specific bytes of data are written to three specific addresses (refer to Software Data Protection Algorithm). After writing the 3-byte command sequence and after $t_{WC}$ the entire FT28C010 will be protected against inadvertent write operations. It should be noted, that once protected the host may still perform a byte or page write to the FT28C010. This is done by preceding the data to be written by the same 3-byte command sequence used to enable SDP. Once set, SDP will remain active unless the disable command sequence is issued. Power transitions do not disable SDP and SDP will protect the FT28C010 during power-up and power-down conditions. All command sequences must conform to the page write timing specifications. The data in the enable and disable command sequences is not written to the device and the memory addresses used in the sequence may be written with data in either a byte or page write operation. After setting SDP, any attempt to write to the device without the 3-byte command sequence will start the internal write timers. No data will be written to the device; however, for the duration of $t_{\text{WC}}$ , read operations will effectively be polling operations. **DEVICE IDENTIFICATION:** An extra 128-bytes of EEPROM memory are available to the user for device identification. By raising A9 to 12V $\pm$ 0.5V and using address locations 1FF80H to 1FFFFH the bytes may be written to or read from in the same manner as the regular memory array. **OPTIONAL CHIP ERASE MODE:** The entire device can be erased using a 6-byte software code. Please see Software Chip Erase application note for details. ## **DC and AC Operating Range (Commercial/Industrial)** | | | FT28C010-12 | FT28C010-15 | FT28C010-20 | |------------------------------|------|--------------|--------------|--------------| | Operating | Com. | 0°C - 70°C | 0°C - 70°C | 0°C - 70°C | | Temperature (Case) | Ind. | -40°C - 85°C | -40°C - 85°C | -40°C - 85°C | | V <sub>CC</sub> Power Supply | | 5V ± 10% | 5V ± 10% | 5V ± 10% | ## DC and AC Operating Range (Military) | | | FT28C010-12 | FT28C010-15 | FT28C010-20 | FT28C010-25 | |---------------------------------|------|---------------|---------------|---------------|---------------| | Operating<br>Temperature (Case) | Mil. | -55°C - 125°C | -55°C - 125°C | -55°C - 125°C | -55°C - 125°C | | V <sub>CC</sub> Power Supply | | 5V ± 10% | 5V ± 10% | 5V ± 10% | 5V ± 10% | ## **Operating Modes (Commercial/Industrial/Military)** | Mode | CE | OE | WE | I/O | |-----------------------|-----------------|------------------|-----------------|------------------| | Read | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>OUT</sub> | | Write (2) | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | D <sub>IN</sub> | | Standby/Write Inhibit | V <sub>IH</sub> | X <sup>(1)</sup> | Х | High Z | | Write Inhibit | X | X | V <sub>IH</sub> | | | Write Inhibit | X | V <sub>IL</sub> | X | | | Output Disable | X | V <sub>IH</sub> | Х | High Z | Notes: 1. X can be VIL or VIH. 2. Refer to AC Programming Waveforms ## **DC Characteristics (Commercial/Industrial)** | Symbol | Parameter | Condition | Min | Max | Units | |------------------|--------------------------------------|------------------------------------------------------------------------------|-----|------|-------| | I <sub>LI</sub> | Input Load Current | $V_{IN} = 0V \text{ to } V_{CC} + 1V$ | | 10 | μΑ | | I <sub>LO</sub> | Output Leakage Current | $V_{I/O} = 0V \text{ to } V_{CC}$ | | 10 | μΑ | | I <sub>SB1</sub> | V <sub>CC</sub> Standby Current CMOS | $\overline{\text{CE}} = V_{\text{CC}} - 0.3V \text{ to } V_{\text{CC}} + 1V$ | | 200 | μΑ | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current TTL | $\overline{\text{CE}}$ = 2.0V to V <sub>CC</sub> + 1V | | 3 | mA | | I <sub>CC</sub> | V <sub>CC</sub> Active Current | f = 5 MHz; I <sub>OUT</sub> = 0 mA | | 40 | mA | | V <sub>IL</sub> | Input Low Voltage | | | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | 2.0 | | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1 mA | | 0.45 | V | | V <sub>OH1</sub> | Output High Voltage | I <sub>OH</sub> = -400 μA | 2.4 | | V | | V <sub>OH2</sub> | Output High Voltage CMOS | $I_{OH} = -100 \mu\text{A}; V_{CC} = 4.5 \text{V}$ | 4.2 | | V | ## **DC Characteristics (Military)** | Symbol | Parameter | Condition | Min | Max | Units | |------------------|--------------------------------------|-------------------------------------------------------------------------|-----|------|-------| | I <sub>LI</sub> | Input Load Current | V <sub>IN</sub> = 0V to V <sub>CC</sub> + 1V | | 10 | μΑ | | I <sub>LO</sub> | Output Leakage Current | V <sub>I/O</sub> = 0V to V <sub>CC</sub> | | 10 | μΑ | | I <sub>SB1</sub> | V <sub>CC</sub> Standby Current CMOS | $\overline{\text{CE}}$ = V <sub>CC</sub> - 0.3V to V <sub>CC</sub> + 1V | 7/0 | 300 | μΑ | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current TTL | <u>CE</u> = 2.0V to V <sub>CC</sub> + 1V | | 3 | mA | | I <sub>CC</sub> | V <sub>CC</sub> Active Current | f = 5 MHz; I <sub>OUT</sub> = 0 mA | | 80 | mA | | V <sub>IL</sub> | Input Low Voltage | | | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | 2.0 | [ ] | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1 mA | // | 0.45 | V | | V <sub>OH1</sub> | Output High Voltage | I <sub>OH</sub> = -400 μA | 2.4 | | V | | V <sub>OH2</sub> | Output High Voltage CMOS | $I_{OH} = -100 \mu\text{A}; V_{CC} = 4.5 \text{V}$ | 4,2 | | V | ## AC Read Characteristics (Commercial/Industrial/Military) | | | FT28C010-12 | | FT28C010-15 | | FT28C010-20 | | FT28C010-25 | | | |--------------------------------|-----------------------------------------------------------------------------------------|-------------|-----|-------------|-----|-------------|-----|-------------|-----|-------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Units | | t <sub>ACC</sub> | Address to Output Delay | | 120 | | 150 | | 200 | | 250 | ns | | t <sub>CE</sub> <sup>(1)</sup> | CE to Output Delay | | 120 | | 150 | A | 200 | | 250 | ns | | t <sub>OE</sub> (2) | OE o utptit Oelay D | 0 | 50 | 0 | 55 | 0 | 55 | 0 | 55 | ns | | t <sub>DF</sub> (3, 4) | CE or OE o Outptit loat F | 0 | 50 | 0 | 55 | 0 | 55 | 0 | 55 | ns | | t <sub>OH</sub> | Output Hold from $\overline{OE}$ , $\overline{CE}$ or Address, whichever occurred first | 0 | | 0 | | 0 | | 0 | | ns | ## AC Read Waveforms(1)(2)(3)(4) Notes: 1. $\overline{\text{CE}}$ may be delayed up to $t_{\text{ACC}}$ - $t_{\text{CE}}$ after the address transition without impact on $t_{\text{ACC}}$ . - 2. $\overline{\text{OE}}$ may be delayed up to $t_{\text{CE}}$ $t_{\text{OE}}$ after the falling edge of $\overline{\text{CE}}$ without impact on $t_{\text{CE}}$ or by $t_{\text{ACC}}$ $t_{\text{OE}}$ after an address change without impact in $t_{\text{ACC}}$ . - 3. $t_{DF}$ is specified from OE or CE wichever occurs first (CL = 5 pF). - 4. This parameter is characterised and is not 100% tested. # Input Test Waveforms and Measurement Level ## **Output Test Load** ## Pin Capacitance $f = 1 \text{ MHz}, T = 25^{\circ}C^{(1)}$ | Symbol | Тур Мах | | Units | Conditions | |------------------|---------|----|-------|-----------------------| | C <sub>IN</sub> | 4 | 10 | pF | V <sub>IN</sub> = 0V | | C <sub>OUT</sub> | 8 | 12 | pF | V <sub>OUT</sub> = 0V | Note: 1. This parameter is 100% characterised and is not 100% tested. ## AC Write Characteristics (Commercial/Industrial/Military) | Symbol | Parameter | Min | Max | Units | |------------------|------------------------|-----|------|-------| | t <sub>WC</sub> | Write Cycle Time | | 10 | ms | | t <sub>AS</sub> | Address Set-up Time | 0 | | ns | | t <sub>AH</sub> | Address Hold Time | 50 | | ns | | t <sub>DS</sub> | Data Set-up Time | 50 | 1/ - | ns | | t <sub>DH</sub> | Data Hold Time | 0 | 1/60 | ns | | t <sub>WP</sub> | Write Pulse Width | 100 | 11 | ns | | t <sub>BLC</sub> | Byte Load Cycle Time | | 150 | μs | | t <sub>WPH</sub> | Write Pulse Width High | 50 | | ns | ## **AC Write Waveforms** ## **WE** Controlled #### **CE** Controlled ## Page Mode Characteristics (Commercial/Industrial/Military) | Symbol | Parameter | Min | Max | Units | |------------------------------------|----------------------------------------|-----|------|-------| | $t_{AS}$ , $t_{OES}$ | Address, OE Set-up Time | 0 | | ns | | t <sub>AH</sub> | Address Hold Time | 50 | | ns | | t <sub>CS</sub> | Chip Select Set-up Time | 0 | | ns | | t <sub>CH</sub> | Chip Select Hold Time | 0 | | ns | | t <sub>WP</sub> | Write Pulse Width (WE or CE) | 100 | 1/00 | ns | | t <sub>DS</sub> | Data Set-up Time | 50 | 1.40 | ns | | t <sub>DH</sub> , t <sub>OEH</sub> | Data, $\overline{\text{OE}}$ Hold Time | 0 | //// | ns | ## Page Mode Write Waveforms (1)(2) Notes: 1. A7 through A16 must specify the page address during each high to low transition of WE (or CE). 2. $\overline{OE}$ must be high only when $\overline{WE}$ and $\overline{CE}$ are both low. ## **Chip Erase Waveforms** $t_S$ = 5 msec (min.) $t_W$ = $t_H$ = 10 msec (min.) $V_H$ = 12.0V ± 0.5V # Software Data Protection Enable Algorithm<sup>(1)</sup> # Software Data Protection Disable Algorithm<sup>(1)</sup> Notes: 1. Data Format: I/O7 - I/O0 (Hex); Address Format: A14 - A0 (Hex). - 2. Write Protect state will be activated at end of write even if no other data is loaded. - 3. Write Protect state will be deactivated at end of write period even if no other data if loaded. - 4. 1 to 128 bytes of data are loaded. ## Software Protected Program Cycle Waveform<sup>(1)(2)(3)</sup> Notes: 1. A0 - A14 must conform to the addressing sequence for the first 3 bytes as shown above. - 2. After the command sequence has been issued and a page write operation follows, the page address inputs (A7 A16) must be the same for each high to low transition of WE (or CE). - 3. $\overline{\text{OE}}$ must be high only when $\overline{\text{WE}}$ and $\overline{\text{CE}}$ are both low. ## **Data** Polling Characterstics (Commercial/Industrial/Military)<sup>(1)</sup> | Symbol | Parameter | Min | Тур | Max | Units | |------------------|------------------------|-----|-----|-----|-------| | t <sub>DH</sub> | Data Hold Time | 10 | | | ns | | t <sub>OEH</sub> | OE Hold Time | 10 | | | ns | | t <sub>OE</sub> | OE to Output Delay (2) | 1 | | | ns | | t <sub>WR</sub> | Write Recovery Time | 0 | | | ns | Notes: 1. These parameters are characterised and not 100% tested. 2. See AC Read Characteristics. ## **Data** Polling Waveforms ## Toggle Bit Characteristics (Commercial/Industrial/Military)<sup>(1)</sup> | Symbol | Parameter | Min | Тур | Max | Units | |-------------------|------------------------|-----|-----|-----|-------| | t <sub>DH</sub> | Data Hold Time | 10 | | | ns | | t <sub>OEH</sub> | OE Hold Time | 10 | | | ns | | t <sub>OE</sub> | OE to Output Delay (2) | | | | ns | | t <sub>OEHP</sub> | OE High Pulse | 150 | | | ns | | t <sub>WR</sub> | Write Recovery Time | 0 | | | ns | Notes: 1. These parameters are characterised and not 100% tested. 2. See AC Read Characteristics. ## Toggle Bit Waveforms<sup>(1)(2)(3)</sup> Notes: 1. Toggling either $\overline{OE}$ or $\overline{CE}$ or both $\overline{OE}$ and $\overline{CE}$ will operate toggle bit. - 2. Beginning and ending state of I/O6 will vary. - 3. Any addres location may be used but the address should not vary. ## **Packaging Information** **D** 32-Lead, 0.600" Wide, Non-Windowed, Ceramic Dual inline Package (Cerdip) Dimensions in Inches and (Millimeters) MIL-STD-1835 D-16 CONFIG A **F** 32-Lead, Non-Windowed, Ceramic Bottom Brazed Flat Package (Flatpack) Dimensions in Inches and (Millimeters) MIL-STD-1835 F-18 CONFIG B JEDEC OUTLINE MO-115 E 32-Pad, Non-Windowed, Ceramic Leadless Chip Carrier (LCC) Dimensions in Inches and (Millimeters)\* MIL-STD-1835 C-12 L 44-Pad, Non-Windowed, Ceramic Leadless Chip Carrier (LCC) Dimensions in Inches and (Millimeters)\* MIL-STD-1835 C-5 ## **Packaging Information** 28/31 # 32-Lead Side Brazed ## **Ordering Information** # **Revision History** | Rev. 1 | First Draft | 12/01/11 | |---------|-----------------------------------|----------| | Rev 1.1 | Added 36 Lead Ceramic PGA (G) | 02/03/11 | | Rev 1.2 | Clarified Ordering Information | 30/01/14 | | Rev 1.3 | Added 32-Lead Side Brazed Package | 11/03/14 | | | | 1 | | | | | | | | 7 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | final 1 | | | | | | | Ashley Crt, Henley, Marlborough, Wilts, SN8 3RH UK Tel: +44(0)1264 731200 Fax:+44(0)1264 731444 E-mail: sales@forcetechnologies.co.uk www.forcetechnologies.co.uk Unless otherwise stated in this SCD/Data sheet, Force Technologies Ltd reserve the right to make changes, without notice, in the products, Includ -ing circuits, cells and/or software, described or contained herein in order to improve design and/or performance. Force Technologies resumes no responsibility or liability for the use of any of these products, conveys no licence or any title under patent, copyright, or mask work to these products, and makes no representation or warranties that these products are free from patent, copyright or mask work infringement, unless otherwise specified. #### **Life Support Applications** Force Technologies products are not designed for use in life support appliances, devices or systems where malfunction of a Force Technologies product can reasonably be expected to result in a personal injury. Force Technologies customers using or selling Force Technologies products for use in such applications do so at their own risk and agree to fully indemnify Force Technologies for any damages resulting from such improper use or sale. This document is the property of Force Technologies Ltd not to be reproduced or implemented without the written permission of Force Technologies Ltd All trademarks acknowledged Copyright Force Technologies Ltd 2014 Rev 1.3 31/31 March 2014