# 8208 DYNAMIC RAM CONTROLLER - Wait State, 8 Mhz iAPX 286, iAPX 186/188, and iAPX 86/88 interface - Provides all Signals necessary to Control 64k and 256k Dynamic RAMs - Support Synchronous or Asynchronous Microprocessor Interfaces - Automatic RAM Warm-up - Performs Early Write Cycles - - 8208-12 4-12 MHz - iAPX 86/186 CFS=0 (slow cycle) - 8208 2-8 MHz 8208-6 2-6 MHz - Directly Addresses and Drives up to 1 Megabyte without External Drivers The Intel 8208 Dynamic RAM Controller is a high performance, systems oriented, Dynamic RAM controller that is designed to easily interface 64k and 256k Dynamic RAMs to Intel and other microprocessors. It is a 48 pin single-port version of the dual-port 8207. Figure 1. Block Diagram and Pinout Diagram **Table 1. Pin Description** | Symbol | Pin | Туре | Name and Function | |--------------|----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ALO<br>AL1 | 5<br>4 | 1 | ADDRESS LOW: These low order address inputs are used to generate the row address for the internal address multiplexer. In | | AL2 | 3 | i | iAPX 286 mode (CFS = 1), these addresses are latched internally. | | AL3 | 2 | | • | | AL4 | 1 | l i | · | | AL5 | 47 | | · | | AL6 | 46 | | | | AL7 | 45 | 1 | | | AL8 | 44 | I | | | BS | 6 | ı | BANK SELECT: This input is used to select one of the two banks of the dynamic RAM array as defined by the program-bit RB. | | AO0 | 7 | 0 | ADDRESS OUTPUTS: These outputs are designed to provide the | | AO1 | 8 | l 0 | row and column addresses, of either the CPU or the refresh | | AO2 | 9 | 0 | counter, to the dynamic RAM array. These outputs drive the | | AO3 | 10 | 0 | dynamic RAM array directly and need no external drivers. However, | | AO4 | 11 | 0 | they typically need series resistors to match impedances. | | AO5 | 13 | 0 | | | AO6 | 14 | 0 | | | AO7 | 15 | 0 | | | AO8 | 16 | 0 | | | VSS | 12 | 1 | GROUND | | | 17 | 1 | GROUND | | | 22 | 1 .1 | GROUND | | | 36 | 1 | GROUND | | RASO<br>RAST | 19<br>18 | 0 | ROW ADDRESS STROBE: These outputs are used by the dynamic RAM array to latch the row address, present on the AO0-8 pins. These outputs are selected by the BS pin as programmed by program-bit RB. These outputs drive the dynamic RAM array directly and need no external drivers. | | CASO<br>CAS1 | 21<br>20 | 00 | COLUMN ADDRESS STROBE: These outputs are used by the dynamic RAM array to latch the column address, present on the AOO-8 pins. These outputs are selected by the BS pin as programmed by program-bit RB. These outputs drive the dynamic RAM array directly and need no external drivers. | | RESET | 23 | I | RESET: This active high signal causes all internal counters to be reset and upon release of RESET, data appearing at the PDI pin is clocked-in by the PCLK output. The states of the PDI, PCTL and RFRQ pins are sampled by RESET going inactive and are used to program the 8208. An 8 cycle dynamic RAM warm-up is performed after clocking PDI bits into the 8208. | | WE/<br>PCLK | 25 | 0 | WRITE ENABLE/PROGRAMMING CLOCK: Immediately after a RESET this pin becomes PCLK and is used to clock serial programming data into the PDI pin. After the 8208 is programmed this active high signal provides the dynamic RAM array the write enable input for a write operation. | | VCC | 24<br>48 | l<br>I | POWER: +5 Volts. POWER: +5 Volts. | Table 1. Pin Description (Continued) | Symbol | Pin | Туре | Name and Function | |-------------------------------------------------------------|----------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AACK/<br>XACK | 26 | 0 | ADVANCE ACKNOWLEDGE/TRANSFER ACKNOWLEDGE: When the X programming bit is set to logic 0 this pin is AACK and indicates that the processor may continue processing and that data will be available when required. This signal is optimized for the system by programming the S program-bit for synchronous or asynchronous operation. The S programming bit determines whether this strobe will be early or late. If another dynamic RAM cycle is in progress at the time of the new request, the AACK is delayed. When the X programming bit is set to logic 1 this pin is XACK and indicates that data on the bus is valid during a read cycle or that data may be removed from the bus during a write cycle. XACK is a MULTIBUS compatible signal. (See Figure 5) | | PCTL | 27 | 1 | PORT CONTROL: This pin is sampled on the falling edge of RESET. It configures the 8208 to accept command inputs or processor status inputs. If PCTL is low after RESET the 8208 is programmed to accept bus/MULTIBUS command inputs or iAPX 286 status inputs. If PCTL is high after RESET the 8208 is programmed to accept status inputs from iAPX 86 or iAPX 186 type processors. The \$\overline{52}\$ status line should be connected to this input if programmed to accept iAPX 86 or iAPX 186 status inputs. When programmed to accept bus commands or iAPX 286 status inputs, it should be tied low or it may be connected to INHIBIT when operating with MULTIBUS. | | PE | 28 | l | PORT ENABLE: This pin serves to enable a RAM cycle request. It is generally decoded from the address bus. | | WR | 29 | 1 | WRITE: This pin is the write memory request command input. This input also directly accepts the S0 status line from Intel processors. | | RD | 30 | l | READ: This pin is the read memory request command input. This input also directly accepts the S1 status line from Intel processors. | | CLK | 31 | I | CLOCK: This input provides the basic timing for sequencing the internal logic. This clock requires MOS levels. | | RFRQ | 32 | _ | REFRESH REQUEST: This input is sampled on the falling edge of RESET. If RFRQ is high at RESET then the 8208 is programmed for internal-refresh request or external-refresh request with failsafe protection. If RFRQ is low at RESET then the 8208 is programmed for external-refresh without failsafe protection or burst-refresh. Once programmed the RFRQ pin accepts signals to start an external-refresh with failsafe protection or external-refresh without failsafe protection or a burst-refresh. | | PDI | 33 | 1 | PROGRAM DATA INPUT: This input is sampled by RESET going low. It programs the various user selectable options in the 8208. The PCLK pin shifts programming data into the PDI input from an external shift register. This pin may be strapped low to a default iAPX 186 mode configuration or high to a default iAPX 286 mode configuration. | | AH0<br>AH1<br>AH2<br>AH3<br>AH4<br>AH5<br>AH6<br>AH7<br>AH8 | 43<br>42<br>41<br>40<br>39<br>38<br>37<br>35<br>34 | | ADDRESS HIGH: These higher order address inputs are used to generate the column address for the internal address multiplexer. In iAPX 286 mode, these addresses are latched internally. | #### **GENERAL DESCRIPTION** The Intel 8208 Dynamic RAM Controller is a microcomputer peripheral device which provides the necessary signals to address, refresh and directly drive 64k and 256k dynamic RAMs. The 8208 supports several microprocessor interface options including synchronous and asynchronous operations for iAPX 286, iAPX 186/188, iAPX 86/88 and MULTIBUS. #### **FUNCTIONAL DESCRIPTION** #### **Processor Interface** The 8208 has control circuitry capable of supporting one of several possible bus structures. The 8208 may be programmed to run synchronous or asynchronous to the processor clock. (See Synchronous/Asynchronous Mode.) The 8208 has been optimized to run synchronously with Intel's iAPX 286, iAPX 186/188, and iAPX 86/88. When the 8208 is programmed to run in asynchronous mode, the 8208 inserts the necessary synchronization circuitry for the RD, WR, PE, and PCTL inputs. The 8208 achieves high performance (i.e. no wait states) by decoding the status lines directly from the iAPX 286, iAPX 186/188, and the iAPX 86/88. The 8208 can also be programmed to receive read or write MULTIBUS commands or commands from a bus controller. (See Status/Command Mode.) The 8208 may be programmed to accept the clock of any Intel microprocessor. The 8208 adjusts its internal timing to allow for different clock frequencies of these microprocessors. (See Microprocessor Clock Frequency Option.) Figure 2 shows the different processor interfaces to the 8208 using the synchronous or asynchronous mode and status or command interface. Figure 2A. Slow-Cycle (CFS = 0) Interfaces Supported by the 8208 Figure 2B. Fast-cycle (CFS = 1) Port Interfaces Supported by the 8208 ## **Dynamic RAM Interface** The 8208 is capable of addressing 64k and 256k dynamic RAMs. Figure 3 shows the connection of the processor address bus to the 8208 using the different RAMs. The 8208 directly supports the 2164A RAM family or any RAM with similar timing requirements and responses. The 8208 divides memory into two banks, each bank having its own Row (RAS) and Column (CAS) Address Strobe pair. This organization permits RAM cycle interleaving. RAM cycle interleaving overlaps the start of the next RAM cycle with the RAM precharge period of the previous cycle. Hiding the precharge period of one RAM cycle behind the data access period of the next RAM cycle optimizes memory bandwidth and is effective as long as successive RAM cycles occur in the alternate banks. Successive data access to the same bank cause the 8208 to wait for the precharge time of the previous RAM cycle. But when the 8208 is programmed in an iAPX 186 synchronous configuration consecutive read cycles to the same bank does not result in additional wait states (i.e. 0 wait state reads result). #### NOTES: - Unassigned address input pins should be strapped high or low. - 2. A0 along with BHE are used to select a byte within a processor word. - Low order address bit is used as a bank select input so that consecutive memory access requests are to alternate banks allowing bank interleaving of memory cycles. Figure 3. Processor Address Interface to the 8208 Using 64k, and 256k, RAMS If not all RAM banks are occupied, the 8208 reassigns the RAS and CAS strobes to allow using wider data words without increasing the loading on the RAS and CAS drivers. Table 2 shows the bank selection decoding and the horizontal word expansion, including RAS and CAS assignments. For example, if only one RAM bank is occupied, then the two RAS and CAS strobes are activated with the same timing. Table 2. Bank Selection Decoding and Word Expansion | Program<br>Bit<br>RB | Bank<br>Input<br>BS | 8208<br>RAS/CAS Pair Allocation | |----------------------|---------------------|-----------------------------------------------------| | 0 | 0 | RAS <sub>0, 1</sub> , CAS <sub>0, 1</sub> to Bank 0 | | 0 | 1 | Illegal | | 1 | 0 | RAS <sub>0</sub> , CAS <sub>0</sub> to Bank 0 | | 1 | 1 | RAS <sub>1</sub> , CAS <sub>1</sub> to Bank 1 | Program bit RB is not used to check the bank select input BS. The system design must protect from accesses to "illegal", non-existent banks of memory by deactivating the PE input when addressing an "illegal", non-existent bank of memory. The 8208 adjusts and optimizes internal timings for either the fast or slow RAMs as programmed. (See RAM Speed Option.) ## **Memory Initialization** After programming, the 8208 performs eight RAM "wake-up" cycles to prepare the dynamic RAM for proper device operation. #### Refresh The 8208 provides an internal refresh interval counter and a refresh address counter to allow the 8208 to refresh memory. The 8208 will refresh 128 rows every 2 milliseconds or 256 rows every 4 milliseconds, which allows all RAM refresh options to be supported. In addition, there exists the ability to refresh 256 row address locations every 2 milliseconds via the Refresh Period programming option. The 8208 may be programmed for any of five different refresh options: Internal refresh only, External refresh with failsafe protection, External refresh without failsafe protection, Burst Refresh modes, or no refresh. (See Refresh Options.) It is possible to decrease the refresh time interval by 10%, 20% or 30%. This option allows the 8208 to compensate for reduced clock frequencies. Note that an additional 5% interval shortening is built-in in all refresh interval options to compensate for clock variations and non-immediate response to the internally generated refresh request. (See Refresh Period Options.) # External Refresh Requests after RESET External refresh requests are not recognized by the 8208 until after it is finished programming and preparing memory for access. Memory preparation includes 8 RAM cycles to prepare and ensure proper dynamic RAM operation. The time it takes for the 8208 to recognize a request is shown below. eq. 8208 System Response: TRESP = TPROG + TPREP where: TPROG = (40) (TCLCL) which is programming time TPREP = (8) (32) (TCLCL) which is the RAM warm-up time if TCLCL = 125 ns then TRESP = 37 us #### Reset RESET is an asynchronous input, the falling edge of which is used by the 8208 to directly sample the logic levels of the PCTL, RFRQ, and PDI inputs. The internally synchronized falling edge of reset is used to begin programming operations (shifting in the contents of the external shift register, if needed, into the PDI input). Differentiated reset is unnecessary when the default synchronization programming is used. Until programming is complete the 8208 registers but does not respond to command or status inputs. A simple means of preventing commands or status from occurring during this period is to differentiate the system reset pulse to obtain a smaller reset pulse for the 8208. The total time of the 8208 reset pulse and the 8208 programming time must be less than the time before the first command the CPU issues in systems that alter the default port synchronization programming bit (default is synchronous interface). The differentiated reset pulse would be shorter than the system reset pulse by at least the programming period required by the 8208. The differentiated reset pulse first resets the 8208, and system reset would reset the rest of the system. While the rest of the system is still in reset, the 8208 completes its programming. Figure 4 illustrates a circuit to accomplish this task. Figure 4. 8208 Differentiated Reset Circuit 2. V<sub>CC</sub> must be stable before system reset is activated Within four clocks after RESET goes active, all the 8208 outputs will go high, except for AO0-2, which will go low. #### **OPERATIONAL DESCRIPTION** #### **Programming the 8208** tered from its initial default value. when using this circuit. The 8208 is programmed after reset. On the falling edge of RESET, the logic states of several input pins are latched internally. The falling edge of RESET actually performs the latching, which means that the logic levels on these inputs must be stable prior to that time. The inputs whose logic levels are latched at the end of reset are the PCTL, REFRQ, and PDI pins. #### Status/Command Mode The processor port of the 8208 is configured by the states of the PCTL pin. Which interface is selected depends on the state of the PCTL pin at the end of reset. If PCTL is high at the end of reset, the 8086/80186 Status interface is selected; if it is low, then the MULTIBUS or Command interface is selected. The status lines of the 80286 are similar in code and timing to the Multibus command lines, while the status code and timing of the 8086 and 8088 are identical to those of the 80186 and 80188 (ignoring the differences in clock duty cycle). Thus there exists two interface configurations, one for the 80286 status or Multibus memory commands, which is called the Command interface, and one for 8086. 8088, 80186 or 80188 status, called the 8086 Status interface. The Command interface can also directly interface to the command lines of the bus controllers for the 8086, 8088, 80186 and the 80286. The 80186 Status interface allows direct decoding of the status lines for the iAPX 86, iAPX 88, iAPX 186 and the iAPX 188. Table 3 shows how the status lines are decoded. Microprocessor bus controller read or write commands or MULTIBUS commands can also be directed to the 8208 when in Command mode. Table 3A. Status Coding of 8086, 80186 and 80286 | St | atus Co | de | Function | | | | | |------------|-----------|----|----------------------|-----------------|--|--|--| | <u>\$2</u> | <u>S1</u> | SO | 8086/80186 | 80286* | | | | | 0 | 0 | 0 | INTERRUPT | INTERRUPT | | | | | 0 | 0 | 1 | I/O READ | I/O READ | | | | | 0 | 1 | 0 | 0 I/O WRITE I/O WR | | | | | | 0 | 1 | 1 | HALT | IDLE | | | | | 1 | 0 | 0 | INSTRUCTION<br>FETCH | HALT | | | | | 1 | 0 | 1 | MEMORY<br>READ | MEMORY<br>READ | | | | | 1 | 1 | 0 | MEMORY<br>WRITE | MEMORY<br>WRITE | | | | | 1 | 1 | 1 | IDLE | IDLE | | | | <sup>\*</sup> Refer 80286 pin description table Table 3B. 8208 Response | 1 | 8208<br>Command | | Fu | nction | |------|-----------------|----|-----------------------------------|-----------------------------------------| | PCTL | RD | WR | 8086/80186<br>Status<br>Interface | 80286 Status or<br>Command<br>Interface | | 0 | 0 | 0 | IGNORE | IGNORE* | | 0 | 0 | 1 | IGNORE | READ | | 0 | 1 | 0 | IGNORE | WRITE | | 0 | 1 | 1 | IGNORE | IGNORE | | 1 | 0 | 0 | READ | IGNORE | | 1 | 0 | 1 | READ | INHIBIT | | 1 | 1 | 0 | WRITE | INHIBIT | | 1 | 1 | 1 | IGNORE | IGNORE | <sup>\*</sup>Illegal with CFS = 0 ## **Refresh Options** Immediately after system reset, the state of the REFRQ input pin is examined. If REFRQ is high, the 8208 provides the user with the choice between self-refresh and user-generated refresh with failsafe protection. Failsafe protection guarantees that if the user does not come back with another refresh request before the internal refresh interval counter times out, a refresh request will be automatically generated. If the REFRQ pin is low immediately after a reset, then the user has the choice of a single external refresh cycle without failsafe, burst refresh or no refresh. ### **Internal Refresh Only** For the 8208 to generate internal refresh requests, it is necessary only to strap the REFRQ input pin high. ## **External Refresh with Failsafe** To allow user-generated refresh requests with failsafe protection, it is necessary to hold the REFRQ input high until after reset. Thereafter, a low-to-high transition on this input causes a refresh request to be generated and the internal refresh interval counter to be reset. A high-to-low transition has no effect on the 8208. A refresh request is not recognized until a previous request has been serviced. #### **External Refresh without Failsafe** To generate single external refresh requests without failsafe protection, it is necessary to hold REFRQ low until after reset. Thereafter, bringing REFRQ high for one clock period will cause a refresh request to be generated. A refresh request is not recognized until a previous request has been serviced. #### **Burst Refresh** Burst refresh is implemented through the same procedure as a single external refresh without failsafe (i.e., REFRQ is kept low until after reset). Thereafter, bringing REFRQ high for at least two clock periods will cause a burst of up to 128 row address locations to be refreshed. Any refresh request is not recognized until a previous request has been serviced (i.e. burst is completed). #### No Refresh It is necessary to hold REFRQ low until after reset. This is the same as programming External Refresh without Failsafe. No refresh is accomplished by keeping REFRQ low. ## **Option Program Data Word** The program data word consists of 9 program data bits, PD0-PD8. If the first program data bit, PD0 is set to logic 0, the 8208 is configured to support iAPX 186, 188, 86, or 88 systems. The remaining bits, PD1-PD8, may then be programmed to optimize a selected system configuration. A default of all zeros in the remaining program bits optimizes the 8208 timing for 8 MHz Intel CPUs using 150 ns (or faster) dynamic RAMs with no performance penalty. If the first program data bit is set to logic 1, the 8208 is configured to support iAPX 286 systems (Command mode). A default of all ones in the program bits optimizes the 8208 timing for an 8 MHz 286 using 120 ns DRAMs at zero wait states. Note that the programming bits PD1-8 change polarity according to PD0. This ensures the same choice of options for both default modes. Figure 5 shows the various options that can be programmed into the 8208. Figure 5. Program Data Word | Program | Na | me | Polarity/Function | |----------|---------|---------|---------------------------| | Data Bit | PD0 = 0 | PD0 = 1 | | | | 050 | 050 | CFS = 0 SLOW CYCLE | | PD0 | CFS | CFS | CFS = 1 FAST CYCLE | | PD1 | S | S | <b>S</b> = 0 | | | | | SYNCHRONOUS* | | ļ | | | \$ = 1 | | | | | ASYNCHRONOUS | | PD2 | RFS | RFS | RFS = 0 FAST RAM* | | | | | RFS = 1 SLOW RAM | | PD3 | RB | RB | RAM BANK | | , | | | OCCUPANCY | | | | | SEE TABLE 2 | | PD4 | Cl1 | CIT | COUNT INTERVAL BIT 1; | | | | | SEE TABLE 6 | | PD5 | CIO | CIO | COUNT INTERVAL BIT 0; | | | | | SEE TABLE 6 | | PD6 | PLS | PLS | PLS = 0 LONG | | | | | REFRESH PERIOD* | | | | | PLS = 1 SHORT | | | | | REFRESH PERIOD | | PD7 | FFS | FFS | FFS = 0 FAST CPU | | 1 | | | FREQUENCY* | | | | | FFS = 1 SLOW CPU | | | | | FREQUENCY | | PD8 | Х | X | $X = 0 \overline{AACK}^*$ | | 1 | | 1 | $X = 1 \overline{XACK}$ | <sup>\*</sup> Default in both modes ## **Using an External Shift Register** The 8208 may be programmed by using an external shift register with asynchronous load capability such as a 74LS165. The reset pulse serves to parallel load the shift register and the 8208 supplies the clocking signal (PCLK) to shift the data into the PDI programming pin. Figure 6 shows a sample circuit diagram of an external shift register circuit. Serial data is shifted into the 8208 via the PDI pin (33), and clock is provided by the WE/PCLK pin (25), which generates a total of 9 clock pulses. After programming is complete, data appearing at the input of the PDI pin is ignored. WE/PCLK is a dual function pin. During programming, it serves to clock the external shift register, and after programming is completed, it reverts to the write enable RAM control output pin. As the pin changes state to provide the write enable signal to the dynamic RAM array, it continues to clock the shift register. This does not present a problem because data at the PDI pin is ignored after programming. Figure 7 illustrates the timing requirements of the shift register. ### **Default Programming Options** After reset, the 8208 serially shifts in a program data word via the PDI pin. This pin may be strapped low or high, or connected to an external shift register. Strapping PDI low causes the 8208 to default to the iAPX 186 system configuration, while high causes a Figure 6. External Shift Register Interface Figure 7. Timing Illustrating External Shift Register Requirements for Programming the 8208 default to the iAPX 286 configuration. Table 4 shows the characteristics of the default configuration. If further system flexibility is needed, one external shift register, like a 74LS165, can be used to tailor the 8208 to its operating environment. Table 4. Default Programming | Synchronous interface | | |-------------------------|----------------------------| | Fast RAM (Note 1) | | | 2 RAM banks occupied | | | Refresh interval uses 1 | 18 clocks | | 128 row refresh in 2 ms | s; 256 row refresh in 4 ms | | Fast processor clock fr | equency (8 MHz) | | Advanced ACK strobe | | #### NOTE: 1. For iAPX 86/186 systems either slow or fast (150 or 100 ns) RAMS will run at 8 MHz with zero wait states. # Synchronous/Asynchronous Mode (S program bit) The 8208 may be independently configured to accept synchronous or asynchronous commands (RD, WR, PCTL) and Port Enable (PE) via the S program bit. The state of the S programming bit determines whether the interface is synchronous or asynchronous. While the 8208 may be configured with either the Status or Command (MULTIBUS) interface in the Synchronous mode, certain restrictions exist in the Asynchronous mode. An Asynchronous-Command interface using the control lines of the MULTIBUS is supported, and an Asynchronous-80186 Status interface using the status lines of the 80186 is supported, with the use of TTL gates as illustrated in Figure 2. In the 80186 case, the TTL gates are needed to guarantee that status does not appear at the 8208's inputs too much before address, so that a cycle would start before address was valid. # Microprocessor Clock Cycle Option (CFS and FFS program bits) The 8208 is programmed to interface with microprocessors with "slow cycle" timing like the 8086, 8088, 80186, and 80188, and with "fast cycle" microprocessors like the 286. The CFS bit is used to select the appropriate timing. The FFS option is used to select the speed of the microprocessor clock. Table 5 shows the various microprocessor clock frequency options that can be programmed. The external clock frequency must be programmed so that the failsafe refresh repetition circuitry can adjust its internal timing accordingly to produce a refresh request as programmed. Table 5. Microprocessor Clock Frequency Options | Progra | ım Bits | Processor | Clock | | | |--------|---------|--------------------------|-----------|--|--| | CFS | FFS | FIOCESSOI | Frequency | | | | 0 | 0 | iAPX 86,<br>88, 186, 188 | 5 MHz | | | | 0 | 1 | iAPX 86,<br>88, 186, 188 | 8 MHz | | | | 1 | 0 | iAPX 286 | 10 MHz | | | | 1 | 1 | iAPX 286 | 16 MHz | | | ## RAM Speed Option (RFS program bit) The RAM Speed programming option determines whether RAM timing will be optimized for a fast or slow RAM. Whether a RAM is fast or slow is measured relative to 100 ns DRAMs (fast) or 150 ns DRAMs (slow). This option is only a factor in Command Mode (CFS = 1). # Refresh Period Options (Cl0, Cl1 and PLS program bits) The 8208 refreshes with either 128 rows every 2 milliseconds or with 256 rows every 4 milliseconds. This translates to one refresh cycle being executed approximately once every 15.6 microseconds. This rate can be changed to 256 rows every 2 milliseconds or a refresh approximately once every 7.8 microseconds via the Period Long/Short, program bit PLS, programming option. The Count Interval 0 (CI0) and Count Interval 1 (CI1) programming options allow the rate at which refresh requests are generated to be increased in order to permit refresh requests to be generated close to the 15.6 or 7.8 microsecond period when the 8208 is operating at reduced frequencies. The interval between refreshes is decreased by 0%, 10%, 20%, or 30% as a function of how the count interval bits are programmed. A 5% guardband is built-in to allow for any clock frequency variations. Table 6 shows the refresh period options available. The numbers tabulated under Count Interval represent the number of clock periods between internal refresh requests. The percentages in parentheses represent the decrease in the interval between refresh requests. Note that all intervals have a built-in 5% (approximately) safety factor to compensate for minor clock frequency deviations and non-immediate response to internal refresh requests. Table 6. Refresh Count Interval Table | Ref.<br>Period | CFS | PLS | FFS | Count Interval<br>CI1, CI0<br>(8208 Clock Periods) | | | | | | |----------------|-----|-----|-----|----------------------------------------------------|----------|-------------|-------------|--|--| | (μ <b>S</b> ) | | - | | 00 01<br>(0%) (10%) | | 10<br>(20%) | 11<br>(30%) | | | | 15.6 | 1 | 1 | 1 | 236 | 212 | 188 | 164 | | | | 7.8 | 1 | 0 | 1 | 118 | 8 106 94 | | 82 | | | | 15.6 | 1 | 1 | 0 | 148 | 132 | 116 | 100 | | | | 7.8 | 1 | 0 | 0 | 74 | 66 | 58 | 50 | | | | 15.6 | 0 | 1 | 1 | 118 | 106 | 94 | 82 | | | | 7.8 | 0 | 0 | 1 | 59 | 53 | 47 | 41 | | | | 15.6 | 0 | 1 | 0 | 74 | 66 | 58 | 50 | | | | 7.8 | 0 | 0 | 0 | 37 | 33 | 29 | 25 | | | ### **Processor Timing** In order to run without wait states, AACK must be used and connected to the SRDY input of the appropriate bus controller. AACK is issued relative to a point within the RAM cycle and has no fixed relationship to the processors's request. The timing is such, however, that the processor will run without wait states, barring refresh cycles. In slow cycle, fast RAM configurations (8086, 80186), AACK is issued on the same clock cycle that issues RAS. Port Enable (PE) set-up time requirements depend on whether the 8208 is configured for synchronous or asynchronous, fast or slow cycle operation. In a synchronous fast cycle configuration, PE is required to be set-up to the same clock edge as the commands. If PE is true (low), a RAM cycle is started; if not, the cycle is not started until the RD or WR line goes inactive. In asychronous operation, PE is required to be setup to the same clock edge as the internally synchronized status or commands. Externally, this allows the internal synchronization delay to be added to the status (or command) -to-PE delay time, the sallowing for more external decode time than is available in synchronous operation. The minimum synchronization delay is the additional amount that PE must be held valid. If PE is not held valid for the maximum synchronization delay time, it is possible that PE will go invalid prior to the status or command being synchronized. In such a case the 8208 Joes not start a memory cycle. If a memory cycle intended for the 8208 is not started, then no acknowledge (AACK or XACK) is issued and the processor locks up in endless wait states. ## Memory Acknowledge (AACK, XACK) Two types of memory acknowledge signals are supplied by the 8208. They are the Advanced Acknowledge strobe (AACK) and the Transfer Acknowledge strobe (XACK). The S programming bit optimizes AACK for synchronous operation ("early" AACK) or asynchronous operation ("late" AACK). Both the early and late AACK strobes are two clocks long for CFS = 0 and three clocks long for CFS = 1. The XACK strobe is asserted when data is valid (for reads) or when data may be removed (for writes) and meets the MULTIBUS requirements. XACK is removed asynchronously by the command going inactive. Since in an asynchronous operation the 8208 removes read data before late AACK or XACK is recognized by the CPU, the user must provide for data latching in the system until the CPU reads the data. In synchronous operation data latching is unnecessary, since the 8208 will not remove data until the CPU has read it. If the X programming bit is high, the strobe is configured as XACK, while if the bit is low, the strobe is configured as AACK. Data will always be valid a fixed time after the occurrence of the advanced acknowledge. Thus, the advanced acknowledge may also serve as a RAM cycle timing indicator. Table 7. Memory Acknowledge Summary | | Synchronous | Asynchronous | XACK | |------------|----------------------------------------------|----------------------------------------------|---------------------| | Fast Cycle | AACK Optimized<br>for Local 80286 (early) | AACK Optimized for<br>Remote 80286 (late) | Multibus Compatible | | Slow Cycle | AACK Optimized<br>for Local 8086/186 (early) | AACK Optimized for<br>Remote 8086/186 (late) | Multibus Compatible | # **General System Considerations** - 1. The RASO, 1, CASO, 1 and AOO-8 output buffers are designed to directly drive the heavy capacitive loads associated with dynamic RAM arrays. To keep the RAM driver outputs from ringing excessively in the system environment it is necessary to match the output impedance with the RAM array by using series resistors. Each application may have different impedance characteristics and may require different series resistance values. The series resistance values should be determined for each application. - Although the 8208 has programmable options, in practice there are only a few choices the designer must make. For iAPX 86/186 systems (CFS = 0), the C2 default mode (pin 33 tied low) is the best choice. This permits zero wait states at 8 MHz with 150 ns DRAM's. The only consideration is the refresh rate, which must be programmed if the CPU is run at less than 8 MHz. For iAPX 286 systems (CFS = 1) the designer must choose between configuration C0 (RFS = 0) and C1 (RFS = 1, FFS = 0). C0 permits zero wait state, 8 MHz iAPX 286 operation with 120 ns DRAM's. However, for consecutive reads, this performance depends upon interleaving between two banks. The C1 configuration trades off 1 wait state performance for the ability to use 150 ns DRAM's. 150 ns DRAMs can be supported by the C0 configuration using 7 MHz iAPX 286. Finally, for non-Intel processors the usual choice is asynchronous, command mode (C0), since status lines are not available, Typically, to minimize the 8208's synchronization delay, the 8208 would be run as fast as possible. Figure 8A. 8208 Interface to an 80186 Figure 8B. 8208 interface to iAPX 286 ## **Configuration Charts** The 8208 operates in three basic configurations-C0, C1, C2—depending upon the programming of CFS (PD0), RFS (PD2), and FFS (PD7). Table 8 shows these configurations. These modes determine the clock edges for the 8208's programmable signals, as shown in Table 9. Finally, Table 10 gives the programmable AC parameters of the 8208 as a fuction of configuration. The non-programmable parameters are listed under AC Characteristics. ### **Using the Timing Charts** The notation used to indicate which clock edge triggers an output transition is "n↑" or "n↓", where "n" is the number of clock periods that have passed since clock 0, the reference clock, and " T" refers to rising edge and "J" to falling edge. A clock period is defined as the interval from a clock falling edge to the following falling edge. Clock edges are defined as shown below. The clock edges which trigger transitions on each 8208 output are tabulated in Table 9. "H" refers to the high-going transition, and "L" to low-going transition. Clock 0 is defined as the clock in which the 8208 begins a memory cycle, either as a result of a port request which has just arrived, or of a port request which was stored previously but could not be serviced at the time of its arrival because the 8208 was performing another memory cycle. Clock 0 is identified externally by the leading edge of RAS, which is always triggered on 0. **Table 8, 8208 Configurations** | Timing Conf. | CFS(PD0) | RFS(PD2) | FFS(PD7) | Wait States* | | | | | | | | |----------------|------------|-------------|------------|--------------|--|--|--|--|--|--|--| | C <sub>0</sub> | iAPX286(1) | FAST RAM(1) | 16 MHz(1) | 0 | | | | | | | | | C <sub>1</sub> | iAPX286(1) | SLOW RAM(0) | 16 MHz(1) | 1 | | | | | | | | | C <sub>0</sub> | iAPX286(1) | FAST RAM(1) | 12 MHz (0) | 0 | | | | | | | | | Co | iAPX286(1) | SLOW RAM(0) | 12 MHz (0) | 0 | | | | | | | | | C <sub>2</sub> | iAPX186(0) | DON'T CARE | DON'T CARE | 0 | | | | | | | | <sup>\*</sup> Using EAACK (synchronous mode) Table 9. Timing Chart | | | R/ | AS | ADD | RESS | C/ | AS | W | /E | EĀ | ACK | LĀ/ | ACK | XA | CK | |----|-------|----|-----|-----|------|----|----|----|----|----|-----|-----|-----|-----|-----| | Cn | Cycle | L | Н | Col | Row | L | Н | Н | L | L | Н | ١ | Н | L | н | | | RD,RF | 01 | 3↓ | 01 | 2↓ | 1↓ | 4↓ | | | 1↓ | 41 | 2↓ | 5↓ | 3 ↓ | RD. | | 0 | WR | 01 | 5↓ | 01 | 3↓ | 2↓ | 5↓ | 1↓ | 5↓ | 1↓ | 4↓ | 1↓ | 4↓ | 3↓ | WR | | | RD,RF | 01 | 4↓ | 01 | 3↓ | 1↓ | 6↓ | | | 2↓ | 5↓ | 2↓ | 5↓ | 4↓ | RD | | ' | WR | 01 | 5↓ | οţ | 3↓ | 2↓ | 5↓ | 1↓ | 5↓ | 1↓ | 4↓ | 1↓ | 4↓ | 3↓ | WR | | | RD,RF | 01 | 21 | οţ | 2↓ | οţ | 3↓ | | | 01 | 2↓ | 1↓ | 3↓ | 2↓ | RD | | 2 | WR | 01 | 4 ↓ | 01 | 3↓ | 1↓ | 4↓ | 01 | 4↓ | οţ | 2↓ | 1↓ | 3↓ | 2↓ | WR | #### NOTES FOR INTERPRETING THE TIMING CHART: 1. COLUMN ADDRESS is the time column address becomes valid. 2. The CAS, EAACK, LAACK and XACK outputs are not issued during refresh. XACK—high is reset asynchronously by command going inactive and not by a clock edge. EAACK is used in synchronous mode, LAACK and XACK in asynchronous mode. 5. ADDRESS-Row is the clock edge where the 8208 A0 switches from current column address to the next row address. 6. If a cycle is inhibited by PCTL = 1 (Multibus I/F mode) then CAS is not activated during write cycle and XACK is not activated in either read or write cycles. ### 8208—DRAM Interface Parameter **Equations** Several DRAM parameters, but not all, are a direct function of 8208 timings, and the equations for these parameters are given in the following tables. The following is a list of those DRAM parameters which have NOT been included in the following tables, with an explanation for their exclusion. #### WRITE CYCLE tDS: system-dependent parameter. system-dependent parameter. tDHR: system-dependent parameter. **Read and Refresh Cycles** #### READ, WRITE REFRESH CYCLES tRAC: response parameter. tCAC: response parameter. tOFF: response parameter. tREF: See "Refresh Period Options". tCRP: must be met only if CAS-only cycles, which do not occur with 8208, exist. tRAH: See "A.C. Characteristics" tRCD: See "A.C. Characteristics" tASC: See "A.C. Characteristics" tASR: See "A.C. Characteristics" #### **Table 10. Programmable Timings** | Parameter | C2-Slow Cycle | C0-Fast Cycle | C1-Fast Cycle | Notes | |-----------|---------------|---------------|---------------|-------| | tRP | 2TCLCL-T25 | 3TCLCL-T25 | 3TCLCL-T25 | 1 | | tCPN | 1.5TCLCL-T34 | 3TCLCL-T34 | 2TCLCL-T34 | 1 | | tRSH | 2TCLCL-T32 | 2TCLCL-T33 | 3TCLCL-T33 | 1 | | tCSH | 3TCLCL-T25 | 4TCLCL-T25 | 6TCLCL-T25 | 1 | | tCAH | 2TCLCL-T32 | TCLCL-T33 | 2TCLCL-T33 | 1 | | tAR | 2TCLCL-T25 | 2TCLCL-T25 | 3TCLCL-T25 | 1 | | tΤ | 3/30 | 3/30 | 3/30 | 2 | | tRC | 4TCLCL | 6TCLCL | 7TCLCL | 1 | 2TCLCL-T25 **tRAS** 3TCLCL-T25 4TCLCL-T25 1 tCAS 3TCLCL-T32 3TCLCL-T33 5TCLCL-T33 1 **tRCS** 1.5TCLCL-TCL-T36-TBUF 2TCLCL-TCL-T36-TBUF 2TCLCL-TCL-T36-TBUF 1 tRCH **TCLCL-T32 & T36 MIN** TCLCL-T32 TCLCL-T32 1 #### Write Cycles | Parameter | C2-Slow Cycle | C0-Fast Cycle | C1-Fast Cycle | Notes | |-----------|-----------------|-------------------------|-----------------|-------| | tRP | 2TCLCL-T25 | 3TCLCL-T25 | 3TCLCL-T25 | 1 | | tCPN | 2.5TCLCL-T34 | 4 4TCLCL-T34 4TCLCL-T34 | | 1 | | tRSH | 3TCLCL-T32 | 3TCLCL-T33 | 3TCLCL-T33 | 1 | | tCSH | 4TCLCL-T25 | 5TCLCL-T25 | 5TCLCL-T25 | 1 | | tCAH | 2TCLCL-T32 | TCLCL-T33 | TCLCL-T33 | 1 | | tAR | 3TCLCL-T25 | 3TCLCL-T25 | 3TCLCL-T25 | 1 | | tΤ | 3/30 | 3/30 | 3/30 | 2 | | tRC | 6TCLCL | 8TCLCL | 8TCLCL | 1 | | tRAS | 4TCLCL-T25 | 5TCLCL-T25 | 5TCLCL-T25 | 1 | | tCAS | 3TCLCL-T32 | 3TCLCL-T33 | 3TCLCL-T33 | 1 | | tWCH | 3TCLCL-T32 | 3TCLCL-T33 | 3TCLCL-T33 | 1,3 | | tWCR | 4TCLCL-T25 | 5TCLCL-T25 | 5TCLCL-T25 | 1,3 | | tWP | 4TCLCL-T36-TBUF | 4TCLCL-T36-TBUF | 4TCLCL-T36-TBUF | 1 | | tRWL | 4TCLCL-T36-TBUF | 4TCLCL-T36-TBUF | 4TCLCL-T36-TBUF | 11 | | tCWL | 4TCLCL-T36-TBUF | 4TCLCL-T36-TBUF | 4TCLCL-T36-TBUF | 1 | | tWCS | TCLCL-T36-TBUF | TCLCL-T36-TBUF | TCLCL-T36-TBUF | 1 | #### NOTES: - 1. Minimum. - 2. Value on right is maximum; value on left is minimum. - 3. Applies to the eight warm-up cycles during initialization. #### **ABSOLUTE MAXIMUM RATINGS** Ambient Temperature Under Bias Storage Temperature Voltage On Any Pin With Respect to Ground Power Dissipation -0°C to +70°C -65°C to +150°C > -0.5V to +7V 1.7 Watts \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. NOTICE: Specifications contained within the following tables are subject to change. # D.C. CHARACTERISTICS $T_A = 0$ °C to 70°C; $V_{CC} = 5.0V \pm 10\%$ ; $V_{SS} = GND$ | Symbol | Parameter | Min | Max | Units | Comments | |------------------|-----------------------------|------|-----------------------|-------|----------------------------| | VIL | Input Low Voltage | -0.5 | + 0.8 | ٧ | | | VIH | Input High Voltage | 2.0 | V <sub>CC</sub> + 0.5 | ٧ | | | VOL | Output Low Voltage | | 0.45 | ٧ | Note 1 | | V <sub>OH</sub> | Output High Voltage | 2.4 | | ٧ | Note 1 | | V <sub>ROL</sub> | RAM Output<br>Low Voltage | | 0.45 | ٧ | Note 1 | | V <sub>ROH</sub> | RAM Output<br>High Voltage | 2.6 | | V | Note 1 | | lcc | Supply Current | | 300 | mA | T <sub>A</sub> = 0°C | | l <sub>LI</sub> | Input Leakage Current | | +10 | μΑ | $0V \le V_{IN} \le V_{CC}$ | | V <sub>CL</sub> | Clock Input<br>Low Voltage | -0.5 | + 0.6 | ٧ | | | V <sub>CH</sub> | Clock Input<br>High Voltage | 3.8 | V <sub>CC</sub> + 0.5 | ٧ | | | C <sub>IN</sub> | Input Capacitance | | 20 | pF | fc = 1 MHz | #### NOTE 1: $I_{OL} = 5$ mA and $I_{OH} = -0.32$ mA (Typically $I_{OL} = 10$ mA) WE: $I_{OL} = 8$ mA ### A.C. Testing Load Circuit #### A.C. Testing Input, Output Waveform A.C. Testing inputs (except clock) are driven at 2.4V for a logic "1" and 0.45V for a logic "0" (clock is driven at 4.0V and 0.45V for logic "1" and "0" respectively). Timing measurements are made at 2.0V, 2.4V for logic "1" and 0.8V for logic "0". # A.C. CHARACTERISTICS (T<sub>A</sub> = 0°C to 70°C; $V_{CC}$ = $+5V \pm 10\%$ , $V_{SS}$ = 0V) Measurements made with respect to $RAS_{0-1}$ , $CAS_{0-1}$ , $AO_{0-8}$ , are at $\pm 2.4$ V and 0.8V. All other pins are measured at 2.0V and 0.8V. All times are ns unless otherwise indicated. Testing done with specified test load. | Ref | Symbol | Parameter | 8208-16, 8208<br>(FFS = 1) | | 8208-12, 8208-6<br>(FFS = 0) | | Units | Notes | |------|---------------|---------------------------------------------------------|----------------------------|------------|------------------------------|------------|----------------|------------------| | | | | Min | Max | Min | Max | 1 | İ | | CLOC | K AND PROGRA | MMING | | | | | | | | | tF | Clock Fall Time | | 10 | | 10 | ns | 3 | | | tR | Clock Rise Time | | 10 | | 10 | ns | 3 | | 1 | TCLCL | Clock Period<br>8208-16<br>8208-12<br>8208<br>8208-6 | 62.5<br>125 | 250<br>500 | 83.3<br>167 | 250<br>500 | ns<br>ns<br>ns | 1<br>1<br>2<br>2 | | 2 | TCL | Clock Low Time<br>8208-16<br>8208-12<br>8208<br>8208-6 | 15<br>TCLCL/2-12 | 230 | 20<br>TCLCL/2-12 | 225 | ns<br>ns<br>ns | 1<br>1<br>2<br>2 | | 3 | тсн | Clock High Time<br>8208-16<br>8208-12<br>8208<br>8208-6 | 20<br>TCLCL/3+2 | 230 | 25<br>TCLCL/3+2 | 230 | ns<br>ns<br>ns | 1<br>1<br>2<br>2 | | 4 | TRTVCL | Reset to CLK ↓ Setup | 40 | | 65 | | ns | 4 | | 5 | TRTH | Reset Pulse Width | 4TCLCL | | 4TCLCL | | ns | | | 6 | TPGVRTL | PCTL, PDI, RFRQ<br>to RESET ↓ Setup | 125 | | 167 | | ns | 5 | | 7 | TRTLPGX | PCTL, RFRQ<br>to RESET ↓ Hold | 10 | <i>""</i> | 10 | | ns | | | 8 | TCLPC | PCLK from CLK ↓ Delay | | 45 | | 55 | ns | | | 9 | TPDVCL | PDI to CLK ↓ Setup | 60 | | 85 | | ns | | | 10 | TCLPDX | PDI to CLK 1 Hold | 40 | | 55 | | ns | 6 | | SYNC | IRONOUS µP PO | ORT INTERFACE | | | | | | | | 11 | TPEVCL | PE to CLK ↓ Setup | 30 | | 40 | | | 2 | | 12 | TKVCL | RD, WR, PE, PCTL<br>to CLK ↓ Setup | 20 | | 25 | | ns | 1 | | 13 | TCLKX | RD, WR, PE, PCTL<br>to CLK J Hold | 0 | | 0 | | ns | | | 14 | TKVCH | RD, WR, PCTL<br>to CLK ↑ Setup | 20 | | 30 | | ns | 2 | # A.C. CHARACTERISTICS (Continued) | Ref | Symbol | Parameter | 8208-16, 8208<br>(FFS = 1) | | 8208-12, 8208-6<br>(FFS = 0) | | Units | Notes | |-----|-----------|------------------------------------------------|--------------------------------|----------------------|--------------------------------|----------------------|----------------|-------------------------------------| | | | | Min | Mex | Min | Max | | | | ASY | NCHRONOU | S μP PORT INTERFACE | | | | | | | | 15 | TRWVCL | RD, WR to CLK ↓ Setup | 20 | | 30 | | ns | 8.9 | | 16 | TRWL | RD, WR Pulse Width | 2TCLCL + 30 | | 2TCLCL + 40 | | ns | | | 17 | TRWLPEV | PE from RD, WR ↓ Delay<br>CFS = 1<br>CFS = 0 | | TCLCL-20<br>TCLCL-30 | | TCLCL-30<br>TCLCL-40 | ns<br>ns | 1<br>2 | | 18 | TRWLPEX | PE to RD, WR ↓ Hold | 2TCLCL + 30 | | 2TCLCL + 40 | | ns | | | 19 | TRWLPTV | PCTL from RD,<br>WR ↓ Delay | | TCLCL-30 | | TCLCL-40 | ns | 2 | | 20 | TRWLPTX | PCTL to RD, WR ↓ Hold | 2TCLCL + 30 | | 2TCLCL + 40 | | ns | 2 | | 21 | TRWLPTV | PCTL from RD,<br>WR ↓ Delay | | 2TCLCL-20 | | 2TCLCL-30 | ns | 1 | | 22 | TRWLPTX | PCTL to RD, WR ↓ Hold | 3TCLCL + 30 | | 3TCLCL + 40 | | ns | 1 | | RAN | INTERFACE | | | | | | | | | 23 | TAVCL | AL, AH, BS to CLK & Setup | 45 + LASR | | 55 + tASR | | ns | 10 | | 24 | TCLAX | AL, AH, BS to CLK J. Hold | 0 | | 0 . | | ns | | | 25 | TCLRSL | RAS ↓ from CLK ↓ Delay | | 35 | | 45 | ns | | | 26 | TRCD | RAS to CAS Delay CFS=1 CFS=0 CFS=0 | TCLCL-25<br>TCLCL/2-25<br>75 | | TCLCL-30<br>TCLCL/2-30<br>60 | | ns<br>ns | 1, 14<br>2, 11, 14<br>2, 12, 14 | | 27 | TCLRSH | RAS↑ from CLK↓ Delay | | 50 | | 60 | ns | | | 28 | TRAH | CFS = 1<br>CFS = 0<br>CFS = 0 | TCLCL/2-13<br>TCLCL/4-10<br>40 | | TCLCL/2-15<br>TCLCL/4-15<br>35 | | ns<br>ns<br>ns | 1, 13, 15<br>2, 11, 15<br>2, 12, 15 | | 29 | TASR | Row A0 to CAS Hold | | | | | | 10, 16 | | 30 | TASC | Column A0 to CAS 1 Setup<br>CFS = 1<br>CFS = 0 | 2<br>5 | | 5<br>5 | | ns<br>ns | 1, 13, 17, 18<br>2, 13, 17, 18 | | 31 | TCAH | Column A0 to CAS Hold | | (See DRA | M Interface Tables | 3) | | | | 32 | TCLCSL | CAS ↓ from CLK ↓ Delay<br>CFS = 0 | TCLCL/4 + 30 | TCLCL/1.8 + 53 | TCLCL/4 + 30 | TCLCL/1.8 + 72 | ns | 2 | | 33 | TCLCSL | CAS ↓ from CLK ↓ Delay<br>CFS = 1 | | 35 | | 40 | ns | 11 | | 34 | TCLCSH | CAS↑ from CLK↓ Delay | | 50 | | 60 | ns | | | 35 | TCLWL | WE↓ from CLK↓ Delay | | 35 | | 45 | ns | | | 36 | TCLWH | WE↑ from CLK ↓ Delay<br>CFS = 0<br>CFS = 1 | TCLCL/4 + 30 | TCLCL/1.8 + 53<br>35 | TCLCL/4 + 30 | TCLCL/1.8 + 72<br>45 | ns<br>ns | 2 | | 37 | TCLTKL | XACK ↓ from CLK ↓ Delay | | 35 | | 45 | ns | | #### A.C. CHARACTERISTICS (Continued) | Ref | Symbol | Parameter | 8208-16, 8208<br>(FFS = 1) | | 8206-12, 8208-6<br>(FFS = 0) | | Units | Notes | |-------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----|------------------------------|-----|-------|-------| | | | | Min . | Max | Min | Max | 1 | | | RAM I | NTERFACE (Cor | ntinued) | | | | | | | | 38 | TRWLTKH | XACK ↑ from RD ↑,<br>WR ↑ Delay | | 50 | | 55 | ns | | | 39 | TCLAKL | AACK ↓ from CLK ↓ Delay | | 35 | | 35 | ns | | | 40 | TCLAKH | AACK↑ from CLK↓ Delay | | 50 | | 60 | ns | | | REFRI | ESH REQUEST | Taxable and the second | | | | | | | | 41 | TRFVCL | RFRQ to CLK ↓ Setup | 20 | | 30 | | กร | | | 42 | TCLRFX | RFRQ to CLK Hold | 10 | | 10 | | ns | | | 43 | TFRFH | Failsafe RFRQ Pulse Width | TCLCL + 30 | | TCLCL + 50 | | ns | 19 | | 44 | TRFXCL | Single RFRQ Inactive to CLK ↓ Setup | 20 | | 30 | | ns | 20 | | 45 | TBRFH | Burst RFRQ Pulse Width | 2TCLCL + 30 | | 2TCLCL + 50 | | กร | 19 | The following RC loading is assumed: 8-00A $R = 22\Omega$ C = 200 pF $RAS_{0-1}$ , $CAS_{0-1}$ $R = 39\Omega$ C = 150 pF AACK, WE/PČLK $R = 33\Omega$ C = 50 pF #### NOTES: - 1. Specification when programmed in the Fast Cycle processor mode (iAPX 286 mode). 8208-16, -12 only. - 2. Specification when programmed in the Slow Cycle processor mode (iAPX 186 mode). 8208-8, -6 only. - 3. tR and tF are referenced from the 3.5V and 1.0V levels. - RESET is internally synchronized to CLK. Hence a set-up time is required only to guarantee its recognition at a particular clock edge. - 5. The first programming bit (PD0) is also sampled by RESET going low. - 6. TCLPDX is guaranteed if programming data is shifted using PCLK. - 8. TRWVCL is not required for an asynchronous command except to guarantee its recognition at a particular clock edge. - 10. tASR is a user specified parameter and its value should be added accordingly to TAVCL. - 11. When programmed in Slow Cycle mode and 125 ns ≤ TCLCL < 200 ns. - When programmed in Slow Cycle mode and 200 ns ≤ TCLCL. 9. Valid when programmed in either Fast or Slow Cycle mode. - 13. Specification for Test Load conditions. - 14. tRCD (actual) = tRCD (specification) + 0.06 ( $\Delta C_{RAS}$ ) 0.06( $\Delta C_{CAS}$ ) where $\Delta C = C$ (test load) C (actual) in pF. (These are first order approximations.) - 15. tRAH (actual) = tRAH (specification) + 0.06 ( $\Delta C_{RAS}$ ) 0.022 ( $\Delta C_{AO}$ ) where $\Delta C = C$ (test load) C (actual) in pF. (These are first order approximations.) - 16. tASR (actual) = tASR (specification) + 0.06 ( $\Delta C_{AO}$ ) 0.025 ( $\Delta C_{RAS}$ ) where $\Delta C = C$ (test load) C (actual) in pF. (These are first order approximations.) - tASC (actual) = tASC (specification) +0.06 (ΔC<sub>AO</sub>) 0.025 (ΔC<sub>CAS</sub>) where ΔC (test load) C (actual) in pF. (These are first order approximations.) - 18. tASC is a function of clock frequency and thus varies with changes in frequency. A minimum value is specified. - 19. TFRFH and TBRFH pertain to asynchronous operation only. - Single RFRQ should be supplied synchronously to avoid burst refresh. ## **WAVEFORMS** ## **Clock and Programming Timings** ## **RAM Warm-up Cycles** ## **Refresh Request Timing** # WAVEFORMS (Continued) #### **Synchronous Port Interface** ## **WAVEFORMS** (Continued) ## **Asynchronous Port Interface** ## **WAVEFORMS** (Continued) #### **RAM Interface Timing**