

# L6984

**Datasheet - production data** 

# 36 V 400 mA synchronous step-down switching regulator

VFDFPN10 4 x 4 x 1.0 mm VDFPN10 3 x 3 x 1.0 mm

## Features

- 400 mA DC output current
- 4.5 V to 36 V operating input voltage
- Synchronous rectification
- Low consumption mode or low noise mode
- 100 μA I<sub>Q</sub> at light load (LCM V<sub>OUT</sub> = 3.3 V)
- 13 μA I<sub>Q-SHTDWN</sub>
- Adjustable f<sub>SW</sub> (250 kHz 600 kHz)
- Output voltage adjustable from 0.9 V
- No resistor divider required for 3.3 V  $V_{OUT}$
- V<sub>BIAS</sub> maximizes efficiency at light load
- 350 mA valley current limit
- Constant on-time control scheme
- PGOOD open collector
- Thermal shutdown

# Application

- Automotive systems (LCM)
- Battery powered applications (LCM)
- Car audio and low noise applications (LNM)
- Sensors (LNM)
- E- metering

# Description

The L6984 is a step-down monolithic switching regulator able to deliver up to 400 mA DC. The output voltage adjustability ranges from 0.9 V. The fixed 3.3 V V<sub>OUT</sub> requires no external resistor divider. The "Low Consumption Mode" (LCM) is designed for applications active during car parking, so it maximizes the efficiency at light load with controlled output voltage ripple. The "Low Noise Mode" (LNM) makes the switching frequency almost constant over the load current range, serving low noise application specification like car audio/sensors. The PGOOD open collector output can implement output voltage sequencing during the power-up phase. The synchronous rectification, designed for high efficiency at medium - heavy load, and the high switching frequency capability make the size of the application compact. Pulse-by-pulse current sensing on low-side power element implements an effective constant current protection.



### Figure 1. Application schematic

#### July 2014

DocID025378 Rev 3

This is information on a product in full production.

# Contents

| 1 | Pin s | ttings                                      |
|---|-------|---------------------------------------------|
|   | 1.1   | Pin connection                              |
|   | 1.2   | Pin description                             |
|   | 1.3   | Maximum ratings                             |
|   | 1.4   | Thermal data                                |
|   | 1.5   | ESD protection                              |
| 2 | Elec  | ical characteristics7                       |
| 3 | Devi  | e description                               |
|   | 3.1   | Output voltage adjustment 12                |
|   |       | Leading network                             |
|   | 3.2   | Control loop                                |
|   | 3.3   | Soft-start                                  |
|   | 3.4   | Light load operation                        |
|   |       | 3.4.1 Low noise mode (LNM)                  |
|   |       | 3.4.2 Low consumption mode (LCM)            |
|   | 3.5   | Switchover feature                          |
|   |       | 3.5.1 LCM                                   |
|   |       | 3.5.2 LNM                                   |
|   | 3.6   | Overcurrent protection 20                   |
|   | 3.7   | PGOOD                                       |
|   | 3.8   | Overvoltage protection 22                   |
|   | 3.9   | Thermal shutdown                            |
| 4 | Desi  | n of the power components 23                |
|   | 4.1   | Input capacitor selection 23                |
|   | 4.2   | Inductor selection                          |
|   | 4.3   | Output capacitor selection                  |
|   |       | 4.3.1 Output voltage ripple                 |
|   |       | 4.3.2 COUT specification and loop stability |
|   |       |                                             |



| 5 | Application board     | 7 |
|---|-----------------------|---|
| 6 | Package information 3 | 0 |
| 7 | Order codes 3         | 3 |
| 8 | Revision history      | 3 |



# 1 Pin settings

## **1.1 Pin connection**



# Figure 2. Pin connection (top view)

# 1.2 Pin description

| No. | Pin   | Description                                                                                                                                                                                                                                                                                                                                                   |
|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | PGOOD | The open collector output is driven low when the FB voltage is below the $V_{PGD L}$ threshold (see <i>Table 5</i> ).                                                                                                                                                                                                                                         |
| 2   | FB    | Inverting input of the error amplifier                                                                                                                                                                                                                                                                                                                        |
| 3   | TON   | A resistor connected between this pin and $V_{IN}$ sets the switching frequency.                                                                                                                                                                                                                                                                              |
| 4   | EN    | Enable pin. A logical active high signal enables the device. Connect this pin to $V_{IN}$ if not used.                                                                                                                                                                                                                                                        |
| 5   | GND   | Power GND                                                                                                                                                                                                                                                                                                                                                     |
| 6   | LX    | Switching node                                                                                                                                                                                                                                                                                                                                                |
| 7   | VIN   | DC input voltage                                                                                                                                                                                                                                                                                                                                              |
| 8   | VCC   | Embedded regulator output that supplies the main switching controller.<br>Connect an external 1 $\mu$ F capacitor for proper operation.<br>An integrated LDO regulates VCC = 3.3 V if VBIAS voltage is < 2.4 V.<br>VCC is connected to VBIAS through a MOSFET switch if VBIAS > 3.2 V and the embedded LDO is disabled to increase the light load efficiency. |
| 9   | VBIAS | Typically connected to the regulated output voltage. An external voltage reference can be used to supply the analog circuitry to increase the efficiency at light load. Connect to GND if not used.                                                                                                                                                           |
| 10  | LNM   | Connect to $V_{CC}$ for low noise mode (LNM) / to GND for low consumption mode (LCM) operation.                                                                                                                                                                                                                                                               |



# 1.3 Maximum ratings

Stressing the device above the rating listed in *Table 2: Absolute maximum ratings* may cause permanent damage to the device.

These are stress ratings only and operation of the device at these or any other conditions above those indicated in *Table 5* of this specification is not implied.

Exposure to absolute maximum rating conditions may affect device reliability.

| Symbol                            | Description                          | Min. | Max.                  | Unit |
|-----------------------------------|--------------------------------------|------|-----------------------|------|
| V <sub>IN</sub>                   |                                      | -0.3 | 40                    |      |
| EN                                |                                      |      |                       | -    |
| LX                                |                                      | -0.3 | V <sub>IN</sub> + 0.3 |      |
| TON                               |                                      |      |                       |      |
| V <sub>CC</sub>                   | see Table 1                          | 0.2  | 6                     | V    |
| V <sub>BIAS</sub>                 |                                      | -0.5 | 0                     |      |
| PGOOD                             |                                      |      |                       |      |
| FB                                |                                      | -0.3 | V <sub>CC</sub> + 0.3 |      |
| LNM                               |                                      |      |                       |      |
| TJ                                | Operating temperature range          | -40  | 150                   |      |
| T <sub>STG</sub>                  | Storage temperature range            |      | -55 to 150            | °C   |
| T <sub>LEAD</sub>                 | Lead temperature (soldering 10 sec.) |      | 260                   |      |
|                                   | High-side RMS switch current         |      | 420                   | m۸   |
| I <sub>HS</sub> , I <sub>LS</sub> | Low-side RMS switch current          |      | 500                   |      |

Table 2. Absolute maximum ratings

# 1.4 Thermal data

#### Table 3. Thermal data

| Symbol             | Parameter                                                                                                           | Value | Unit |
|--------------------|---------------------------------------------------------------------------------------------------------------------|-------|------|
| R <sub>th JA</sub> | Thermal resistance junction ambient<br>(device soldered on the STMicroelectronics <sup>®</sup><br>evaluation board) | 50    | °C/W |



1.5

| Symbol | Test condition | Value | Unit |
|--------|----------------|-------|------|
| ESD    | НВМ            | 2     | KV   |
|        | MM             | 200   | V    |
|        | CDM            | 500   | V    |

### Table 4. ESD protection



# 2 Electrical characteristics

 $T_J$  = 25 °C,  $V_{IN}$  =  $V_{EN}$  = 12 V,  $V_{BIAS}$  = 3.3 V unless otherwise specified.

| Symbol               | Parameter                                   | Test condition                                                    |     | Min. | Тур. | Max. | Unit |
|----------------------|---------------------------------------------|-------------------------------------------------------------------|-----|------|------|------|------|
| V <sub>IN</sub>      | Operating input voltage range               |                                                                   |     | 4.5  |      | 36   |      |
| N                    | LIV/LO thresholds                           | rising edge V <sub>CC</sub> regulator<br>V <sub>BIAS</sub> = GND  |     | 3.1  | 3.8  | 4.5  |      |
| VIN_UVLO             |                                             | falling edge V <sub>CC</sub> regulator<br>V <sub>BIAS</sub> = GND |     | 2.9  | 3.6  | 4.3  | v    |
| V <sub>OUT</sub>     | Fixed output voltage valley regulation      | FB = V <sub>CC</sub> , no load                                    |     | 3.23 | 3.3  | 3.37 |      |
| V <sub>FB</sub>      | Adjustable output voltage valley regulation | No load, V <sub>BIAS</sub> = 3.3 V                                |     | 0.88 | 0.9  | 0.92 |      |
| R <sub>DSON HS</sub> | High-side RDSON                             | I <sub>SW</sub> = 0.1 A                                           |     | 0.9  | 1.3  | 1.7  | 0    |
| R <sub>DSON LS</sub> | Low-side RDSON                              | I <sub>SW</sub> = 0.1 A                                           |     | 0.6  | 1.0  | 1.4  | 52   |
| Current lin          | nit and zero crossing comparat              | or                                                                |     |      |      |      |      |
| I <sub>VY</sub>      | Valley current limit                        |                                                                   |     | 350  | 400  | 470  | m۸   |
| I <sub>ZCD</sub>     | Zero crossing current threshold             |                                                                   | (1) | 12   | 27   | 46   | ШA   |
| VCC regul            | ator                                        |                                                                   |     |      |      |      |      |
| V <sub>CC</sub>      | VCC voltage                                 | V <sub>FB</sub> = 1 V, V <sub>BIAS</sub> = GND                    |     | 3    | 3.8  | 4.6  |      |
| V                    | V <sub>BIAS</sub> falling threshold         |                                                                   |     | 2.4  | 2.6  | 2.8  | V    |
| VBIAS                | V <sub>BIAS</sub> rising threshold          |                                                                   |     | 2.6  | 2.9  | 3.2  |      |
| Power con            | sumption                                    |                                                                   | -   | -    |      | •    |      |
| I <sub>SHTDWN</sub>  | Shutdown current from VIN                   | EN = GND                                                          |     | 3    | 13   | 22   | μA   |

### Table 5. Electrical characteristics



L6984

| Symbol                 | Parameter                                              | Test condition                                                                                           | -   | Min. | Тур. | Max. | Unit |  |
|------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----|------|------|------|------|--|
|                        |                                                        | LCM - SWO<br>$V_{REF} < V_{FB} < V_{OVP}$ (SLEEP)<br>$V_{BIAS}$ = 3.3 V                                  | (2) | 11   | 26   | 41   |      |  |
|                        |                                                        | LCM - NO SWO<br>V <sub>REF</sub> < V <sub>FB</sub> < V <sub>OVP</sub> (SLEEP)<br>V <sub>BIAS</sub> = GND | (2) | 90   | 160  | 230  |      |  |
| IQ OPVIN               | Quiescent current from VIN                             | LNM - SWO<br>$V_{REF} < V_{FB} < V_{OVP}$<br>$V_{BIAS} = 3.3 V$                                          |     | 11   | 26   | 42   |      |  |
|                        |                                                        | LNM - NO SWO<br>$V_{REF} < V_{FB} < V_{OVP}$<br>$V_{BIAS}$ = GND                                         |     | 200  | 320  | 440  | μA   |  |
|                        |                                                        | LCM - SWO<br>$V_{REF} < V_{FB} < V_{OVP}$ (SLEEP)<br>$V_{BIAS}$ = 3.3 V                                  | (2) | 80   | 150  | 200  |      |  |
| I <sub>Q</sub> OPVBIAS | Quiescent current from V <sub>BIAS</sub>               | <b>LNM - SWO</b><br>V <sub>REF</sub> < V <sub>FB</sub> < V <sub>OVP</sub><br>V <sub>BIAS</sub> = 3.3 V   |     | 180  | 300  | 390  |      |  |
| Enable                 |                                                        |                                                                                                          |     |      |      |      |      |  |
|                        | EN thresholds                                          | Device inhibited                                                                                         | 1.1 |      |      | V    |      |  |
| EN                     |                                                        | Device enabled                                                                                           |     |      |      | 2.6  | v    |  |
|                        | EN hysteresis                                          |                                                                                                          | (3) |      | 650  |      | mV   |  |
| Overvoltag             | je protection                                          |                                                                                                          |     |      |      |      |      |  |
| V <sub>OVP</sub>       | Overvoltage trip (V <sub>OVP</sub> /V <sub>REF</sub> ) | Rising edge                                                                                              |     | 18   | 23   | 28   | %    |  |
| PGOOD                  |                                                        |                                                                                                          |     |      |      |      |      |  |
|                        | Power good I OW threshold                              | V <sub>FB</sub> rising edge<br>(PGOOD high impedance)                                                    | (3) |      | 90   |      |      |  |
| ♥ PGD L                |                                                        | V <sub>FB</sub> falling edge<br>(PGOOD low impedance)                                                    |     | 84   | 88   | 92   |      |  |
| V                      | Dower good LICU threshold                              | Internal FB rising edge<br>(PGOOD low impedance)<br>$V_{FB} = V_{CC}$                                    |     | 118  | 123  | 128  | %    |  |
| V <sub>PGD H</sub>     | Power good high threshold                              | Internal FB falling edge<br>(PGOOD high impedance)<br>V <sub>FB</sub> = V <sub>CC</sub>                  | (3) |      | 100  |      | •    |  |
| V <sub>PGOOD</sub>     | PGOOD open collector output                            | V <sub>IN</sub> > V <sub>IN_UVLO_H</sub> ,<br>V <sub>FB</sub> =GND<br>4 mA sinking load                  |     |      |      | 0.6  | v    |  |
|                        |                                                        | 2.9 < V <sub>IN</sub> < V <sub>IN_UVLO_H</sub><br>100 μA sinking load                                    |     |      |      | 0.6  | v    |  |

| Table 5. | Electrical | characteristics | (continued) |
|----------|------------|-----------------|-------------|
|----------|------------|-----------------|-------------|



| Symbol             | Parameter                    | Test condition | Mir | . Тур. | Max. | Unit |
|--------------------|------------------------------|----------------|-----|--------|------|------|
| Thermal sh         | nutdown                      |                |     |        |      |      |
| T <sub>SHDWN</sub> | Thermal shutdown temperature | (              | 3)  | 150    |      | °C   |
| T <sub>HYS</sub>   | Thermal shutdown hysteresis  | (              | 3)  | 20     |      | °C   |

#### Table 5. Electrical characteristics (continued)

1. Parameter tested in static condition during testing phase. Parameter value may change over dynamic application condition.

2. LCM enables SLEEP mode (part of the internal circuitry is disabled) at light load.

3. Not tested in production.



# 3 Device description

The L6984 device is based on a "Constant On-Time" (COT) control scheme with frequency feed-forward correction over the  $V_{IN}$  range. As a consequence the device features fast load transient response, almost constant switching frequency operation over the input voltage range and simple stability control.

The switching frequency can be adjusted in the 250 kHz - 600 kHz range.

The LNM (low noise mode) implements constant PWM control to minimize the voltage ripple over the load range, the LCM (low consumption mode) pulse skipping technique to increase the efficiency at the light load.

No external resistor divider is required to regulate fixed 3.3 V output voltage, connecting FB to the  $V_{CC}$  pin and  $V_{BIAS}$  to the regulated output voltage (see *Figure 1 on page 1*). An external voltage divider implements the output voltage adjustability.

The switchover capability of the internal regulator derives a portion of the quiescent current from an external voltage source ( $V_{BIAS}$  pin is typically connected to the regulated output voltage) to maximize the efficiency at the light load.

The device main internal blocks are shown in the block diagram in *Figure 5*:

- The bandgap reference voltage
- The on-time controller
- A "Pulse Width Modulator" (PWM) comparator and the driving circuitry of the embedded power elements
- The SMPS controller block
- The soft-start block to ramp the current limitation
- The switchover capability of the internal regulator to supply a portion of the quiescent current when the VBIAS pin is connected to an external output voltage
- The current limitation circuit to implement the constant current protection, sensing pulse-by-pulse low-side switch current.
- A circuit to implement the thermal protection function
- LNM pin strapping sets the LNM/LCM mode
- The PG ("Power Good") open collector output
- The thermal protection circuitry.





Figure 3. L6984 block diagram



# 3.1 Output voltage adjustment

No external resistor divider is required to regulate fixed 3.3 V output voltage, connecting FB to the  $V_{CC}$  pin and  $V_{BIAS}$  to the regulated output voltage (see *Figure 1 on page 1*). An external voltage divider otherwise implements the output voltage adjustability.



### Figure 4. Internal voltage divider for 3.3 V output voltage

The error amplifier reference voltage is 0.9 V typical.

The output voltage is adjusted accordingly with the following formula (see *Figure 5*):

**Equation 1** 

$$V_{OUT} = 0.9 \cdot \left(1 + \frac{R_3}{R_2}\right)$$

### Leading network

The small signal contribution of a simple voltage divider is:

Equation 2

$$\mathsf{G}_{\mathsf{DIV}}(\mathsf{s}) = \frac{\mathsf{R}_2}{\mathsf{R}_2 + \mathsf{R}_3}$$

A small signal capacitor in parallel to the upper resistor (see C3 in *Figure 5*) of the voltage divider implements a leading network ( $f_{zero} < f_{pole}$ ) that can improve the dynamic regulation for boundary application conditions (high  $f_{SW}$  / high duty cycle conversion) or a not optimized board layout.





Figure 5. L6984 application circuit

Laplace transformer of the leading network:

**Equation 3** 

$$G_{DIV}(s) = \frac{R_2}{R_2 + R_3} \cdot \frac{(1 + s \cdot R_3 \cdot C_{R3})}{\left(1 + s \cdot \frac{R_2 \cdot R_3}{R_2 + R_3} \cdot C_{R3}\right)}$$

where:

**Equation 4** 

$$f_{Z} = \frac{1}{2 \cdot \pi \cdot R_{3} \cdot C_{R3}}$$
$$f_{P} = \frac{1}{2 \cdot \pi \cdot \frac{R_{2} \cdot R_{3}}{R_{2} + R_{3}} \cdot C_{R3}}$$
$$f_{Z} < f_{P}$$

The R2, R3 compose the voltage divider.  $C_{R3}$  is calculated as (see Section 4.3.2: COUT specification and loop stability on page 26 for  $C_{OUT}$  selection):

**Equation 5** 

$$C_{R3} = 28 \cdot 10^{-3} \cdot \frac{V_{OUT} \cdot C_{OUT}}{R_3}$$

## 3.2 Control loop

The L6984 device is based on a constant on-time control loop with frequency feed-forward correction over the input range. As a consequence the on-time generator compensates the input voltage variations in order to keep the switching frequency almost constant over the input voltage range.



DocID025378 Rev 3

A standard COT loop requires a high ESR output capacitor to generate a proper PWM signal. The L6984 device supports output ceramic capacitors with negligible ESR.

The controller generates a  $T_{ON}$  duration switching pulse as soon as the voltage ripple drops below the valley voltage threshold. The L6984 on-time is calculated as:

#### **Equation 6**

$$T_{ON} = \frac{0.9 \cdot R_{TON} \cdot C_{TON}}{V_{IN}} = \frac{0.9 \cdot R_{TON} \cdot 7.5 \text{pF}}{V_{IN}}$$

where  $R_{TON}$  represents the external resistor connected between V<sub>IN</sub>, T<sub>ON</sub> pins and C<sub>TON</sub> the overall contribution given by the integrated capacitor and the parasitic capacitor of the board trace at the pin 3.

 $C_{TON}$  value for the L6984 soldered on the STM evaluation board is 7.5 pF typical, anyway it depends on the parasitic capacitance connected at the pin 3 (TON) that changes over the different board layouts. If the final application requires precise TON adjustment, a further fine tune for  $R_{TON}$  value may be required accordingly with the designed board layout. This is simply done adjusting the  $R_{TON}$  value to get the desired TON value with direct scope measurement.

The L6984 internal circuitry compensates the TOFF time variation over the input voltage range to keep the switching frequency almost constant.

The almost constant switching frequency depends on the output current and it can be calculated as:

#### **Equation 7**

$$f_{SW}(I_{OUT}) = \frac{D_{REAL}(I_{OUT})}{T_{ON}}$$

where  $D_{REAL}$  is the real duty cycle accounting conduction losses:

#### **Equation 8**

$$\mathsf{D}_{\mathsf{REAL}}(\mathsf{I}_{\mathsf{OUT}}) = \frac{\mathsf{V}_{\mathsf{OUT}} + (\mathsf{R}_{\mathsf{ON\_LS}} + \mathsf{DCR}) \cdot \mathsf{I}_{\mathsf{OUT}}}{\mathsf{V}_{\mathsf{IN}} + (\mathsf{R}_{\mathsf{ON\_LS}} - \mathsf{R}_{\mathsf{ON\_HS}}) \cdot \mathsf{I}_{\mathsf{OUT}}}$$

 $R_{ON\_HS}$  and  $R_{ON\_LS}$  represent the RDSON value of the embedded power elements (see *Table 5 on page 7*) and DCR the equivalent series resistor of the selected inductor.

The L6984 small signal loop compensates the internal losses, that depends on the output current value, adjusting the TOFF time so the switching frequency.

Finally from *Equation* 6 and *Equation* 7:

#### **Equation 9**

$$R_{TON} = \frac{1}{0.9} \cdot \frac{V_{IN} \cdot D_{REAL}(I_{OUT})}{f_{SW} \cdot C_{TON}}$$

where  $f_{SW}$  is the desired switching frequency at a certain load current level.



*Figure 6* shows the estimated  $f_{SW}$  variation over the load range assuming the typical RDSON of the power elements, DCR = 420 m $\Omega$  (see *Section 5 on page 27* for details of the selected inductor for the reference application board.) and  $R_{TON}$  = 1 Meg.







## 3.3 Soft-start

The soft-start feature minimizes the inrush current and decreases the stress of the power components during the power-up phase. The L6984 implements the soft-start clamping the device current limitation in four different steps.

During normal operation a new soft-start cycle takes place in case of:

- Thermal shutdown event
- UVLO event
- EN pin rising

*Figure 7* shows the soft-start feature. The green trace represents the inductor current which shows different current protection thresholds.



Figure 7. Soft-start feature

# 3.4 Light load operation

The LNM pinstrapping during the power-up phase determines the light load operation.

### 3.4.1 Low noise mode (LNM)

Low noise mode implements a forced PWM operation over the different loading conditions. The LNM features a constant switching frequency to minimize the noise in the final application and a constant voltage ripple at fixed  $V_{IN}$ . The regulator in steady loading condition never skips pulses and it operates in continuous conduction mode (CCM) over the different loading conditions.





Figure 8. Low noise mode operation

Typical applications for the LNM operation are car audio, sensors.

### 3.4.2 Low consumption mode (LCM)

The low consumption mode maximizes the efficiency at the light load. As soon as the output voltage drops, the regulator generates a pulse to have the FB back in regulation. In order to minimize the current consumption in the LCM part of the internal circuitry is disabled in the time between bursts.



Figure 9. LCM operation at zero load





Figure 10. LCM operation over loading condition (1)

Given the energy stored in the inductor during a burst, the voltage ripple depends on the capacitor value:

### **Equation 10**







When the load current is higher, the  $I_{RIPPLE}/2$  the regulator works in CCM.





Figure 12. The regulator works in CCM

## 3.5 Switchover feature

The switch over maximizes the efficiency at the light load that is crucial for LCM applications.

The main switching controller is supplied by the VCC pin regulator

An integrated LDO regulates VCC = 3.3 V if VBIAS voltage is < 2.4 V.

VCC is connected to VBIAS through a MOSFET switch if VBIAS > 3.2 V and the embedded LDO is disabled to increase the light load efficiency.

### 3.5.1 LCM

The LCM operation satisfies the requirements of battery powered applications where it is crucial to increase the efficiency at the light load.

In order to minimize the regulator quiescent current request from the input voltage, the VBIAS pin can be connected to an external voltage source in the range 3 V <  $V_{BIAS}$  < 5.5 V.

In case the VBIAS pin is connected to the regulated output voltage ( $V_{OUT}$ ), the total current drawn from the input voltage can be calculated as:

#### **Equation 11**

$$I_{Q \text{ VIN}} = I_{Q \text{ OP VIN}} + \frac{1}{\eta_{L6984}} \cdot \frac{V_{BIAS}}{V_{IN}} \cdot I_{Q \text{ OP VBIAS}}$$

where  $I_{Q OP VIN}$ ,  $I_{Q OP VBIAS}$  are defined in *Table 5: Electrical characteristics on page* 7 and  $\eta_{L6984}$  is the efficiency of the conversion in the working point.



### 3.5.2 LNM

*Equation 11* is also valid when the device works in LNM and it can boost the efficiency at the medium load since the regulator always operates in continuous conduction mode.

# 3.6 Overcurrent protection

The current protection circuitry features a constant current protection, so the device limits the maximum current (see *Table 5: Electrical characteristics on page 7*) in overcurrent condition.

The low-side switch pulse-by-pulse current sensing, called "valley", implements the constant current protection. In overcurrent condition the internal logic keeps the low-side switch conducting as long as the switch current is higher than the valley current threshold.

As a consequence the maximum DC output current is:

### Equation 12

$$I_{MAX} = I_{VALLEY_{TH}} + \frac{I_{RIPPLE}}{2} = I_{VALLEY_{TH}} + \frac{V_{IN} - V_{OUT}}{L} \cdot T_{ON}$$



Figure 13. Constant current operation in dynamic short-circuit





Figure 14. Valley current sense implements constant current protection

# 3.7 PGOOD

The internal circuitry monitors the regulated output voltage and keeps the PGOOD open collector output in low impedance as long as the feedback voltage is below the  $V_{PGD L}$  threshold (see *Table 5*).





The PGOOD is driven low impedance if  $V_{FB} = V_{CC}$  (internal voltage divider, see Section 3.1 on page 12) and  $V_{BIAS} > V_{PGD H}$  threshold (see Table 5 on page 7).

The  $V_{PGD\,\,H}$  threshold has no effect on PGOOD behavior in case the external voltage divider is being used.



DocID025378 Rev 3

# 3.8 Overvoltage protection

The overvoltage protection monitors the FB pin and enables the low-side MOSFET to discharge the output capacitor if the output voltage is 20% over the nominal value. A new soft-start takes place after the OVP event ends.





The OVP feature is a second level protection and should never be triggered in normal operating conditions if the system is properly dimensioned. In other words, the selection of the external power components and the dynamic performance should guarantee an output voltage regulation within the overvoltage threshold even during the worst case scenario in term of load transitions.

The protection is reliable and also able to operate even during normal load transitions for a system whose dynamic performance is not in line with the load dynamic request. As a consequence the output voltage regulation would be affected.

In *Figure 16* the PGOOD output is driven in low impedance (refer to Section 3.7) as long as the OVP event is present ( $V_{FB} = V_{CC}$ , that is an internal resistor divider for  $V_{OUT} = 3.3$  V).

# 3.9 Thermal shutdown

The shutdown block disables the switching activity if the junction temperature is higher than a fixed internal threshold (150 °C typical). The thermal sensing element is close to the power elements, ensuring fast and accurate temperature detection. A hysteresis of approximately 20 °C prevents the device from turning ON and OFF continuously. When the thermal protection runs away a new soft-start cycle will take place.



# 4 Design of the power components

## 4.1 Input capacitor selection

The input capacitor voltage rating must be higher than the maximum input operating voltage of the application. During the switching activity a pulsed current flows into the input capacitor and so its RMS current capability must be selected accordingly with the application conditions. Internal losses of the input filter depend on the ESR value, so usually low ESR capacitors (like multilayer ceramic capacitors) have a higher RMS current capability. On the other hand, given the RMS current value, lower ESR input filter has lower losses and so contributes to higher conversion efficiency.

The maximum RMS input current flowing through the capacitor can be calculated as:

### **Equation 13**

$$I_{RMS} = I_{O} \cdot \sqrt{D - \frac{2 \cdot D^2}{\eta} + \frac{D^2}{\eta^2}}$$

Where  $I_O$  is the maximum DC output current, *D* is the duty cycles,  $\eta$  is the efficiency. This function has a maximum at D = 0.5 and, considering  $\eta$  = 1, it is equal to  $I_O/2$ .

In a specific application the range of possible duty cycles has to be considered in order to find out the maximum RMS input current. The maximum and minimum duty cycles can be calculated as:

#### **Equation 14**

$$D_{MAX} = \frac{V_{OUT} + \Delta V_{LOW\_SIDE}}{V_{INMIN} + \Delta V_{LOW\_SIDE} - \Delta V_{HIGH\_SIDE}}$$

and

#### **Equation 15**

$$D_{MIN} = \frac{V_{OUT} + \Delta V_{LOW\_SIDE}}{V_{INMAX} + \Delta V_{LOW\_SIDE} - \Delta V_{HIGH\_SIDE}}$$

Where  $\Delta V_{HIGH\_SIDE}$  and  $\Delta V_{LOW\_SIDE}$  are the voltage drops across the embedded switches. The peak-to-peak voltage across the input filter can be calculated as:

#### **Equation 16**

$$V_{PP} = \frac{I_{O}}{C_{IN} \cdot f_{SW}} \cdot \left[ \left( 1 - \frac{D}{\eta} \right) \cdot D + \frac{D}{\eta} \cdot (1 - D) \right] + ESR \cdot I_{O}$$

In case of negligible ESR (MLCC capacitor) the equation of  $C_{\rm IN}$  as a function of the target  $V_{\rm PP}$  can be written as follows:

#### **Equation 17**

$$C_{IN} = \frac{I_{O}}{V_{PP} \cdot f_{SW}} \cdot \left[ \left( 1 - \frac{D}{\eta} \right) \cdot D + \frac{D}{\eta} \cdot (1 - D) \right]$$

Considering  $\eta = 1$  this function has its maximum in D = 0.5:

#### **Equation 18**

$$C_{IN\_MIN} = \frac{I_{O}}{2 \cdot V_{PP} MAX \cdot f_{SW}}$$

Typically  $C_{IN}$  is dimensioned to keep the maximum peak-to-peak voltage across the input filter in the order of 5% V<sub>IN MAX</sub>.

|             |                 | -    |                |                   |
|-------------|-----------------|------|----------------|-------------------|
| Manufacture | Series          | Size | Cap value (μF) | Rated voltage (V) |
| דחא         | C3225X7S1H106M  | 1210 |                |                   |
| IDR         | C3216X5R1H106M  | 1206 | 10             | 50                |
| Taiyo Yuden | UMK325BJ106MM-T | 1210 |                |                   |

| Table 6. Input capacito |
|-------------------------|
|-------------------------|

### 4.2 Inductor selection

The inductor current ripple flowing into the output capacitor determines the output voltage ripple (please refer to *Section 4.3: Output capacitor selection*). Usually the inductor value is selected in order to keep the current ripple lower than 20% - 40% of the output current over the input voltage range. The inductance value can be calculated by the following equation:

#### **Equation 19**

$$\Delta I_{L} = \frac{V_{IN} - V_{OUT}}{L} \cdot T_{ON} = \frac{V_{OUT}}{L} \cdot T_{OFF}$$

Where  $T_{ON}$  and  $T_{OFF}$  are the on and off time of the internal power switch. The maximum current ripple, at fixed V<sub>OUT</sub> is obtained at maximum T<sub>OFF</sub> that is at minimum duty cycle (see Section 4.1 to calculate minimum duty). So fixing  $\Delta I_L = 20\%$  to 40% of the maximum output current, the minimum inductance value can be calculated:

#### **Equation 20**

$$L_{MIN} = \frac{V_{OUT}}{\Delta I_{MAX}} \cdot \frac{1 - D_{MIN}}{F_{SW}}$$

where  $F_{SW}$  is the switching frequency  $1/(T_{ON} + T_{OFF})$ .

For example for V<sub>OUT</sub> = 3.3 V, V<sub>IN</sub> = 12 V, I<sub>O</sub> = 0.4 A and F<sub>SW</sub> = 600 kHz the minimum inductance value to have  $\Delta I_L$  = 30 % of I<sub>O</sub> is about 33 µH.

The peak current through the inductor is given by:

#### **Equation 21**

$$I_{L, PK} = I_{O} + \frac{\Delta I_{L}}{2}$$

So if the inductor value decreases, the peak current (that has to be lower than the current limit of the device) increases. The higher is the inductor value, the higher is the average output current that can be delivered, without reaching the current limit.

DocID025378 Rev 3

In the table below some inductor part numbers are listed.

| Manufacturer | Series  | Inductor value ( $\mu$ H) | Saturation current (A) |  |
|--------------|---------|---------------------------|------------------------|--|
| Coilcraft    | LPS6225 | 47 to 150                 | 0.98 to 0.39           |  |
| Colicial     | LPS5030 | 10 to 47                  | 1.4 to 0.5             |  |

| т | ab | le | 7 | _ | Ir | ۱d | u | ct | 'n | r | S |
|---|----|----|---|---|----|----|---|----|----|---|---|
|   | uv |    |   |   |    | iu | u | υı | .0 |   | 9 |

## 4.3 Output capacitor selection

### 4.3.1 Output voltage ripple

The triangular shape current ripple (with zero average value) flowing into the output capacitor gives the output voltage ripple, that depends on the capacitor value and the equivalent resistive component (ESR). As a consequence the output capacitor has to be selected in order to have a voltage ripple compliant with the application requirements.

The voltage ripple equation can be calculated as:

#### **Equation 22**

$$\Delta V_{OUT} = ESR \cdot \Delta I_{MAX} + \frac{\Delta I_{MAX}}{8 \cdot C_{OUT} \cdot f_{SW}}$$

Usually the resistive component of the ripple can be neglected if the selected output capacitor is a multilayer ceramic capacitor (MLCC).

For example with V<sub>OUT</sub> = 3.3 V, V<sub>IN</sub> = 12 V,  $\Delta I_L$  = 0.12 A, f<sub>SW</sub> = 600 kHz (resulting by the inductor value) and C<sub>OUT</sub> = 4.7  $\mu$ F MLCC:

#### **Equation 23**

$$\frac{\Delta V_{OUT}}{V_{OUT}} \cong \frac{1}{V_{OUT}} \cdot \frac{\Delta I_{MAX}}{8 \cdot C_{OUT} \cdot f_{SW}} = \left(\frac{1}{3.3} \cdot \frac{0.12}{8 \cdot 4.7 \mu F \cdot 600 kHz}\right) = \frac{5mV}{3.3} = 0.15\%$$

The output capacitor value has a key role to sustain the output voltage during a steep load transient. When the load transient slew rate exceeds the system bandwidth, the output capacitor provides the current to the load. In case the final application specifies a high slew rate load transient, the system bandwidth must be maximized and the output capacitor has to sustain the output voltage for time response shorter than the loop response time.



In the table below some capacitor series are listed.

| Manufacturer | Series  | Cap value (μF) | Rated voltage (V) | ESR (m $\Omega$ ) |
|--------------|---------|----------------|-------------------|-------------------|
| MURATA       | GRM32   | 22 to 100      | 6.3 to 25         | < 5               |
|              | GRM31   | 10 to 47       | 6.3 to 25         | < 5               |
| PANASONIC    | ECJ     | 10 to 22       | 6.3               | < 5               |
|              | EEFCD   | 10 to 68       | 6.3               | 15 to 55          |
| SANYO        | TPA/B/C | 100 to 470     | 4 to 16           | 40 to 80          |
| TDK          | C3225   | 22 to 100      | 6.3               | < 5               |

Table 8. Output capacitors

# 4.3.2 C<sub>OUT</sub> specification and loop stability

### Output capacitor value

A minimum output capacitor value is required for the COT loop stability:

**Equation 24** 

$$C_{OUT} \ge \frac{35}{V_{OUT} \cdot f_{SW}}$$

### Equivalent series resistor (ESR)

The maximum ESR of the output capacitor is:

### **Equation 25**

$$\text{ESR}_{\text{MAX}} \le 2.8 \cdot 10^{-3} \cdot \text{V}_{\text{OUT}}$$



# 5 Application board

The reference evaluation board schematic is shown in Figure 17.



Figure 17. Evaluation board schematic

| Reference                            | Part number    | Description                              | Manufacturer |
|--------------------------------------|----------------|------------------------------------------|--------------|
| C1                                   | C3216X5R1H106M | 10 μF - 50 V - 1206                      | TDK          |
| C2                                   |                | 100 nF - 50 V - 0805                     |              |
| C4                                   |                | 470 nF - 10 V - 0603                     |              |
| C6                                   | C3216X5R1E226M | 22 μF - 25 V - 1206                      | TDK          |
| L1                                   | LPS6225-683MLC | 68 μH                                    | Coilcraft    |
| R1                                   |                | 1 MΩ - 1% - 0603                         |              |
| R4                                   |                | 1 MΩ - 5% - 0603                         |              |
| R6                                   |                | 100 kΩ - 5% - 0603 V                     |              |
| R8                                   |                | 0 Ω - 0603                               |              |
| U1                                   | L6984          |                                          | STM          |
|                                      |                |                                          |              |
| J1                                   |                | JUMPER - CLOSED                          |              |
| J2                                   |                | JUMPER - CLOSED                          |              |
| J3                                   |                | JUMPER - OPEN                            |              |
| J4                                   |                | JUMPER - OPEN                            |              |
| R2, R3, C3, R5, C5, R7, C7           |                | NOT MOUNTED                              |              |
| TP1, TP2, TP3, TP4, TP5,<br>TP6, TP7 |                | VBIAS, PGOOD, VIN, VOUT, EN, GND,<br>GND |              |

### Table 9. Bill of material



DocID025378 Rev 3



Figure 18. Top layer 3 x 3 DFN demonstration board

Figure 19. Bottom layer 3 x 3 DFN demonstration board



DocID025378 Rev 3



Figure 20. Top layer 4 x 4 DFN demonstration board

Figure 21. Bottom layer 4 x 4 DFN demonstration board





# 6 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK is an ST trademark.





### Figure 22. VFDFPN10 4 x 4 x 1.0 mm package outline

### Table 10. VFDFPN10 4 x 4 x 1.0 mm package mechanical data

| Symbol | Dimensions (mm) |      |      |  |  |  |
|--------|-----------------|------|------|--|--|--|
|        | Min.            | Тур. | Max. |  |  |  |
| А      | 0.80            | 0.85 | 0.90 |  |  |  |
| A1     |                 | 0.02 |      |  |  |  |
| A2     |                 | 0.65 |      |  |  |  |
| A3     |                 | 0.20 |      |  |  |  |
| b      | 0.20            | 0.25 | 0.30 |  |  |  |
| D      | 3.90            | 4.00 | 4.10 |  |  |  |
| E      | 3.90            | 4.00 | 4.10 |  |  |  |
| E2     | 2.15            | 2.25 | 2.35 |  |  |  |
| e      | 0.45            | 0.50 | 0.55 |  |  |  |
| н      |                 | 0.46 |      |  |  |  |
| L      | 0.30            | 0.40 | 0.50 |  |  |  |
| L1     | 0.35            | 0.45 | 0.55 |  |  |  |





Figure 23. VDFPN10 3 x 3 x 1.0 mm package outline

1. The pin #1 identifier must be existed on the top surface of the package by using indentation mark or other feature of package body. Exact shape and size of this feature is optional.

| Symbol |      | Nete |      |        |
|--------|------|------|------|--------|
|        | Min. | Тур. | Max. | – Note |
| А      | 0.80 | 0.90 | 1.00 | (1)    |
| A1     |      | 0.02 | 0.05 |        |
| A2     | 0.55 | 0.65 | 0.80 |        |
| A3     |      | 0.20 |      |        |
| b      | 0.18 | 0.25 | 0.30 |        |
| D      | 2.85 | 3.00 | 3.15 |        |
| D2     | 2.20 |      | 2.70 |        |
| E      | 2.85 | 3.00 | 3.15 |        |
| E2     | 1.40 |      | 1.75 |        |
| e      |      | 0.50 |      |        |
| L      | 0.30 | 0.40 | 0.50 |        |
| ddd    |      |      | 0.08 |        |

#### Table 11. VDFPN10 3 x 3 x 1.0 mm mechanical data

 VFDFPN stands for "Thermally Enhanced Very thin Fine pitch Dual Flat Packages No lead". Very thin: 0.80 mm < A . 1.00 mm / fine pitch: e < 1.00 mm.</li>



# 7 Order codes

| Table 12. Order codes |                |               |  |  |  |
|-----------------------|----------------|---------------|--|--|--|
| Part number           | Package        | Packaging     |  |  |  |
| L6984                 | VFDFPN10 4 x 4 | Tube          |  |  |  |
| L6984TR               | VFDFPN10 4 x 4 | Tape and reel |  |  |  |
| L6984A                | VDFPN10 3 x 3  | Tube          |  |  |  |
| L6984ATR              | VDFPN10 3 x 3  | Tape and reel |  |  |  |

### Table 12. Order codes

# 8 Revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11-Oct-2013 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 30-May-2014 | 2        | Updated main title: <i>36 V 400 mA synchronous step-down switching regulator on</i><br><i>page 1</i> (replaced "350 mA" by "400 mA").<br>Updated <i>Section : Features on page 1</i> (replaced "350 mA" by "400 mA "in "DC output<br>current").<br>Updated <i>Section : Description on page 1</i> (replaced "350 mA" by "400 mA" in "DC").<br>Updated <i>Figure 1: Application schematic on page 1</i> (replaced by new figure, moved<br>from page 2 to page 1).<br>Added <i>Contents on page 2.</i><br>Updated <i>Table 1.: Pin description on page 4</i> (minor modifications throughout table).<br>Updated <i>Section 1.3: Maximum ratings on page 5</i> (added text above <i>Table 2</i> , added<br>I <sub>HS</sub> and I <sub>LS</sub> max. values in <i>Table 2</i> ).<br>Updated <i>Table 3.: Thermal data on page 5</i> (added value for "R <sub>th JA</sub> " symbol).<br>Updated <i>Table 5.: Electrical characteristics on page 7</i> (updated notes <i>1.</i> to <i>3.</i> , minor<br>modifications throughout table).<br>Added <i>Section 3: Device description on page 10</i> , <i>Section 4: Design of the power</i><br><i>components on page 23</i> and <i>Section 5: Application board on page 27.</i><br>Added and updated cross-references throughout document.<br>Minor modifications throughout document. |
| 04-Jul-2014 | 3        | Updated <i>Table 1.: Pin description on page 4</i> (updated Description of VCC pin).<br>Updated <i>Section 3.5: Switchover feature on page 19</i> (added text).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

#### © 2014 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

DocID025378 Rev 3

