

# **QUADRUPLE 2-INPUT POSITIVE-NAND GATES**

Check for Samples: SN54AHCT74, SN74AHCT74

#### **FEATURES**

- Inputs Are TTL-Voltage Compatible
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)







NC - No internal connection

#### DESCRIPTION

The 'AHCT74 dual positive-edge-triggered devices are D-type flip-flops.

A low level at the preset (PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the data (D) input meeting the setup time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs.

# FUNCTION TABLE (EACH FLIP-FLOP)

|     | INPUTS |     |   |                  |                  |  |  |  |  |  |
|-----|--------|-----|---|------------------|------------------|--|--|--|--|--|
| PRE | CLR    | CLK | D | Ø                | Ø                |  |  |  |  |  |
| L   | Н      | Х   | X | Н                | L                |  |  |  |  |  |
| Н   | L      | X   | X | L                | Н                |  |  |  |  |  |
| L   | L      | X   | X | H <sup>(1)</sup> | H <sup>(1)</sup> |  |  |  |  |  |
| Н   | Н      | 1   | Н | Н                | L                |  |  |  |  |  |
| Н   | Н      | 1   | L | L                | Н                |  |  |  |  |  |
| Н   | Н      | L   | X | $Q_0$            | $\overline{Q}_0$ |  |  |  |  |  |

 This configuration is non-stable; that is, it does not persist when PRE or CLR returns to its inactive (high) level.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



# LOGIC DIAGRAM, EACH FLIP-FLOP (POSITIVE LOGIC)



#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)(1)

|                                                                  |                               | VALUE      | UNIT |
|------------------------------------------------------------------|-------------------------------|------------|------|
| Supply voltage range, V <sub>CC</sub>                            |                               | -0.5 to 7  | V    |
| Input voltage range, V <sub>I</sub> <sup>(2)</sup>               | -0.5 to 7                     | V          |      |
| Output voltage range, V <sub>O</sub> <sup>(2)</sup>              | -0.5 to V <sub>CC</sub> + 0.5 | V          |      |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)        |                               | -20        | mA   |
| Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O$              | > V <sub>CC</sub> )           | ±20        | mA   |
| Continuous output current, I <sub>O</sub> (V <sub>O</sub> = 0 to | V <sub>CC</sub> )             | ±25        | mA   |
| Continuous current through $V_{CC}$ or GND                       | ±50                           | mA         |      |
|                                                                  | D package <sup>(3)</sup>      | 86         |      |
|                                                                  | DB package <sup>(3)</sup>     | 96         |      |
|                                                                  | DGV package <sup>(3)</sup>    | 127        |      |
| Package thermal impedance, $\theta_{JA}$                         | N package <sup>(3)</sup>      | 80         | °C/W |
|                                                                  | NS package <sup>(3)</sup>     | 76         |      |
|                                                                  | PW package <sup>(3)</sup>     | 113        |      |
|                                                                  | RGY package <sup>(4)</sup>    | 47         |      |
| Storage temperature range, T <sub>stq</sub>                      |                               | -65 to 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(3)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.

<sup>(4)</sup> The package thermal impedance is calculated in accordance with JESD 51-5



### **RECOMMENDED OPERATING CONDITIONS<sup>(1)</sup>**

|                 |                                    | SN54AH | CT74     | SN74AH0 | CT74     | UNIT |
|-----------------|------------------------------------|--------|----------|---------|----------|------|
|                 |                                    | MIN    | MAX      | MIN     | MAX      | UNII |
| V <sub>CC</sub> | Supply voltage                     | 4.5    | 5.5      | 4.5     | 5.5      | V    |
| V <sub>IH</sub> | High-level input voltage           | 2      |          | 2       |          | V    |
| V <sub>IL</sub> | Low-level Input voltage            |        | 8.0      |         | 0.8      | V    |
| VI              | Input voltage                      | 0      | 5.5      | 0       | 5.5      | V    |
| Vo              | Output voltage                     | 0      | $V_{CC}$ | 0       | $V_{CC}$ | V    |
| I <sub>OH</sub> | High-level output current          |        | -8       |         | -8       | mA   |
| I <sub>OL</sub> | Low-level output current           |        | 8        |         | 8        | mA   |
| Δt/Δν           | Input Transition rise or fall rate |        | 20       |         | 20       | ns/V |
| T <sub>A</sub>  | Operating free-air temperature     | -55    | 125      | -40     | 125      | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

### **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

|                          |                                                                  |                 |      |                     |      | T <sub>A</sub> = -55° |                   | T <sub>A</sub> = -40° |      | T <sub>A</sub> = -40°<br>125° |             |    |
|--------------------------|------------------------------------------------------------------|-----------------|------|---------------------|------|-----------------------|-------------------|-----------------------|------|-------------------------------|-------------|----|
| PARAMETER                | TEST CONDITIONS                                                  | V <sub>cc</sub> |      | $T_A = 25^{\circ}C$ | •    | 125°                  | C                 | 85°(                  | •    | Recommo                       | Recommended |    |
|                          |                                                                  |                 |      |                     |      | SN54AHCT74            |                   | SN74AHCT74            |      | SN74AHCT74                    |             |    |
|                          |                                                                  |                 | MIN  | TYP                 | MAX  | MIN                   | MAX               | MIN                   | MAX  | MIN                           | MAX         |    |
| I <sub>OH</sub> = -50 μA |                                                                  | 45.1/           | 4.4  | 4.5                 |      | 4.4                   |                   | 4.4                   |      | 4.4                           |             | V  |
| $V_{OH}$                 | $I_{OH} = -8 \text{ mA}$                                         | 4.5 V           | 3.94 |                     |      | 3.8                   |                   | 3.8                   |      | 3.8                           |             | V  |
| V                        | I <sub>OL</sub> = 50 μA                                          | 4.5 V           |      |                     | 0.1  |                       | 0.1               |                       | 0.1  |                               | 0.1         | V  |
| $V_{OL}$                 | I <sub>OH</sub> = 8 mA                                           | 4.5 V           |      |                     | 0.36 |                       | 0.44              |                       | 0.44 |                               | 0.44        |    |
| I <sub>I</sub>           | V <sub>I</sub> = 5.5 V or GND                                    | 0 V to 5.5<br>V |      |                     | ±0.1 |                       | ±1 <sup>(1)</sup> |                       | ±1   |                               | ±1          | μA |
| I <sub>CC</sub>          | $V_I = V_{CC}$ or $I_O = 0$                                      | 5.5 V           |      |                     | 2    |                       | 20                |                       | 20   |                               | 20          | μA |
| $\Delta I_{CC}$          | One input at 3.4 V,<br>Other inputs at V <sub>CC</sub> or<br>GND | 5.5 V           |      |                     | 1.35 |                       | 1.5               |                       | 1.5  |                               | 1.5         | mA |
| C <sub>i</sub>           | $V_I = V_{CC}$ or GND                                            | 5 V             |      | 2                   | 10   |                       |                   |                       | 10   |                               |             | pF |

<sup>(1)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested at VCC = 0 V.

### **TIMING REQUIREMENTS**

over recommended operating free-air temperature range,  $V_{CC}$  = 5 V ± 0.5 V (unless otherwise noted) (see Figure 1)

|                 |                            | T <sub>A</sub> = 2  | 5°C | T <sub>A</sub> = -5 |            |     | 0°C TO<br>°C | 12  | 0°C TO                    | -   |      |
|-----------------|----------------------------|---------------------|-----|---------------------|------------|-----|--------------|-----|---------------------------|-----|------|
| PARAMETER       |                            |                     |     |                     | SN54AHCT74 |     | SN54AHCT74   |     | Recommended<br>SN54AHCT74 |     | UNIT |
|                 |                            |                     | TYP | MAX                 | MIN        | MAX | MIN          | MAX | MIN                       | MAX |      |
|                 | B                          | PRE or CLR low      | 5   |                     | 5          |     | 5            |     | 5                         |     |      |
| t <sub>w</sub>  | Pulse duration             | CLK                 | 5   |                     | 5          |     | 5            |     | 5                         |     | ns   |
|                 |                            | Data                | 5   |                     | 5          |     | 5            |     | 5                         |     |      |
| t <sub>su</sub> | Setup time before CLK↑     | PRE or CLR inactive | 3.5 |                     | 3.5        |     | 3.5          |     | 3.5                       |     | ns   |
| t <sub>h</sub>  | Hold time, data after CLK↑ |                     | 0   |                     | 0          |     | 0            |     | 0                         |     | ns   |



#### **SWITCHING CHARACTERISTICS**

over recommended operating free-air temperature range,  $V_{CC}$  = 5 V ± 0.5 V (unless otherwise noted) (see Figure 1)

|                  |            |                              |                        |                       |                    |                     | T <sub>A</sub> = -5 |                   | T <sub>A</sub> = -40 |       | T <sub>A</sub> = -40 |      |    |
|------------------|------------|------------------------------|------------------------|-----------------------|--------------------|---------------------|---------------------|-------------------|----------------------|-------|----------------------|------|----|
| PARAMETER        | FROM       | TO (OUTPUT)                  | LOAD                   | T <sub>A</sub> = 25°C |                    |                     | 123                 |                   | 65                   | C     | Recomn               | UNIT |    |
|                  | (INPUT)    | (OUTPUT)                     | CAPACITANCE            |                       |                    |                     | SN54A               | SN54AHCT74        |                      | HCT74 | SN54A                |      |    |
|                  |            |                              |                        | MIN                   | TYP                | MAX                 | MIN                 | MAX               | MIN                  | MAX   | MIN                  | MAX  |    |
|                  |            |                              | C <sub>L</sub> = 15 pF | 100 <sup>(1)</sup>    | 160 <sup>(1)</sup> |                     | 90                  |                   | 80                   |       | 80                   |      |    |
| f <sub>max</sub> |            |                              | C <sub>L</sub> = 50pF  | 80                    | 140                |                     | 65                  |                   | 65                   |       | 65                   |      | ns |
| t <sub>PLH</sub> | PRE or CLR | Q or Q                       | 0 45 75                |                       | 7.6 <sup>(1)</sup> | 10.4 <sup>(1)</sup> | 1 <sup>(1)</sup>    | 12 <sup>(1)</sup> | 1                    | 12    | 1                    | 12   | 20 |
| t <sub>PHL</sub> | PRE OI CLR | QOIQ                         | $C_L = 15 pF$          |                       | 7.6 <sup>(1)</sup> | 10.4 <sup>(1)</sup> | 1 <sup>(1)</sup>    | 12 <sup>(1)</sup> | 1                    | 12    | 1                    | 12   | ns |
| t <sub>PLH</sub> | CLK        | Q or Q                       | 0 45 75                |                       | 5.8 <sup>(1)</sup> | 7.8 <sup>(1)</sup>  | 1 <sup>(1)</sup>    | 9 <sup>(1)</sup>  | 1                    | 9     | 1                    | 9.0  | 20 |
| t <sub>PHL</sub> | CLK        | QUQ                          | C <sub>L</sub> = 15 pF |                       | 5.8 <sup>(1)</sup> | 7.8 <sup>(1)</sup>  | 1 <sup>(1)</sup>    | 9 <sup>(1)</sup>  | 1                    | 9     | 1                    | 9.0  | ns |
| t <sub>PLH</sub> | PRE or CLR | Q or $\overline{\mathbb{Q}}$ | C                      |                       | 8.1                | 11.4                | 1                   | 13                | 1                    | 13    | 1                    | 13   | 20 |
| t <sub>PHL</sub> | FRE OF CLR | Q OI Q                       | C <sub>L</sub> = 50 pF |                       | 8.1                | 11.4                | 1                   | 13                | 1                    | 13    | 1                    | 13   | ns |
| t <sub>PLH</sub> | CLK        | Q or Q                       | C = 50 pE              |                       | 6.3                | 8.8                 | 1                   | 10                | 1                    | 10    | 1                    | 10   | 20 |
| t <sub>PHL</sub> | CLK        | Q OI Q                       | $C_L = 50 \text{ pF}$  |                       | 6.3                | 8.8                 | 1                   | 10                | 1                    | 10    | 1                    | 10   | ns |

<sup>(1)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.

### **NOISE CHARACTERISTICS**

 $V_{CC} = 5 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}C^{(1)}$ 

|                    | DADAMETED                                     | SN54AH | ICT74 | UNIT |  |  |  |  |
|--------------------|-----------------------------------------------|--------|-------|------|--|--|--|--|
|                    | PARAMETER                                     |        |       |      |  |  |  |  |
| V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> |        | 0.8   | V    |  |  |  |  |
| $V_{OL(V)}$        | Quiet output, minimum dynamic V <sub>OL</sub> |        | -0.8  | V    |  |  |  |  |
| V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> | 4      |       | V    |  |  |  |  |
| V <sub>IH(D)</sub> | High-level dynamic input voltage              | 2      |       | V    |  |  |  |  |
| $V_{IL(D)}$        | Low-level dynamic input voltage               |        | 0.8   | V    |  |  |  |  |

<sup>(1)</sup> Characteristics are for surface-mount packages only.

#### **OPERATING CHARACTERISTICS**

 $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ 

|     | PARAMETER                     | TEST C   | CONDITIONS | TYP | UNIT |
|-----|-------------------------------|----------|------------|-----|------|
| Cpd | Power dissipation capacitance | No load, | f = 1 MHz  | 32  | pF   |



#### PARAMETER MEASUREMENT INFORMATION



- A. C<sub>I</sub> includes probe and jig capacitance.
- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.
  - Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_f \leq$  3 ns.
- D. The outputs are measured one at a time with one input transition per measurement.
- E. All parameters and waveforms are not applicable to all devices.

Figure 1. Load Circuit and Voltage Waveforms



# **REVISION HISTORY**

| CI | hanges from Revision N (July 2003) to Revision O     | Pag | E |
|----|------------------------------------------------------|-----|---|
| •  | Changed document format from Quicksilver to DocZone. |     | 1 |
| •  | Extended operating temperature range to 125°C        |     | 3 |





17-Mar-2017

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5)                  | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|------------------------------------------|---------|
| 5962-9686101Q2A  | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE           | N / A for Pkg Type | -55 to 125   | 5962-<br>9686101Q2A<br>SNJ54AHCT<br>74FK | Samples |
| 5962-9686101QCA  | ACTIVE | CDIP         | J                  | 14   | 1              | TBD                        | A42                  | N / A for Pkg Type | -55 to 125   | 5962-9686101QC<br>A<br>SNJ54AHCT74J      | Samples |
| 5962-9686101QDA  | ACTIVE | CFP          | W                  | 14   | 1              | TBD                        | A42                  | N / A for Pkg Type | -55 to 125   | 5962-9686101QD<br>A<br>SNJ54AHCT74W      | Samples |
| SN74AHCT74D      | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | AHCT74                                   | Samples |
| SN74AHCT74DBR    | ACTIVE | SSOP         | DB                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | HB74                                     | Samples |
| SN74AHCT74DE4    | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | AHCT74                                   | Samples |
| SN74AHCT74DG4    | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | AHCT74                                   | Samples |
| SN74AHCT74DGVR   | ACTIVE | TVSOP        | DGV                | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | HB74                                     | Samples |
| SN74AHCT74DR     | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | AHCT74                                   | Samples |
| SN74AHCT74DRE4   | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | AHCT74                                   | Samples |
| SN74AHCT74DRG4   | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | AHCT74                                   | Samples |
| SN74AHCT74N      | ACTIVE | PDIP         | N                  | 14   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU            | N / A for Pkg Type | -40 to 125   | SN74AHCT74N                              | Samples |
| SN74AHCT74NSR    | ACTIVE | SO           | NS                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | AHCT74                                   | Samples |
| SN74AHCT74PW     | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | HB74                                     | Samples |
| SN74AHCT74PWG4   | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | HB74                                     | Samples |



# PACKAGE OPTION ADDENDUM

17-Mar-2017

| Orderable Device | Status | Package Type | Package<br>Drawing |    | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5)                     | Samples |
|------------------|--------|--------------|--------------------|----|----------------|----------------------------|----------------------|---------------------|--------------|------------------------------------------|---------|
| SN74AHCT74PWR    | ACTIVE | TSSOP        | PW                 | 14 | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  | -40 to 125   | HB74                                     | Samples |
| SN74AHCT74PWRG4  | ACTIVE | TSSOP        | PW                 | 14 | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM  | -40 to 125   | HB74                                     | Samples |
| SN74AHCT74RGYR   | ACTIVE | VQFN         | RGY                | 14 | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | HB74                                     | Samples |
| SNJ54AHCT74FK    | ACTIVE | LCCC         | FK                 | 20 | 1              | TBD                        | POST-PLATE           | N / A for Pkg Type  | -55 to 125   | 5962-<br>9686101Q2A<br>SNJ54AHCT<br>74FK | Samples |
| SNJ54AHCT74J     | ACTIVE | CDIP         | J                  | 14 | 1              | TBD                        | A42                  | N / A for Pkg Type  | -55 to 125   | 5962-9686101QC<br>A<br>SNJ54AHCT74J      | Samples |
| SNJ54AHCT74W     | ACTIVE | CFP          | W                  | 14 | 1              | TBD                        | A42                  | N / A for Pkg Type  | -55 to 125   | 5962-9686101QD<br>A<br>SNJ54AHCT74W      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



### PACKAGE OPTION ADDENDUM

17-Mar-2017

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54AHCT74, SN74AHCT74:

Catalog: SN74AHCT74

● Enhanced Product: SN74AHCT74-EP, SN74AHCT74-EP

Military: SN54AHCT74

#### NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Enhanced Product Supports Defense, Aerospace and Medical Applications
- Military QML certified for Military and Defense Applications

PACKAGE MATERIALS INFORMATION

www.ti.com 17-Jun-2013

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74AHCT74DBR  | SSOP            | DB                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 6.6        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74AHCT74DGVR | TVSOP           | DGV                | 14 | 2000 | 330.0                    | 12.4                     | 6.8        | 4.0        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74AHCT74DR   | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74AHCT74NSR  | SO              | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| SN74AHCT74PWR  | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74AHCT74RGYR | VQFN            | RGY                | 14 | 3000 | 330.0                    | 12.4                     | 3.75       | 3.75       | 1.15       | 8.0        | 12.0      | Q1               |

www.ti.com 17-Jun-2013



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74AHCT74DBR  | SSOP         | DB              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74AHCT74DGVR | TVSOP        | DGV             | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74AHCT74DR   | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| SN74AHCT74NSR  | SO           | NS              | 14   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74AHCT74PWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74AHCT74RGYR | VQFN         | RGY             | 14   | 3000 | 367.0       | 367.0      | 35.0        |

# 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# W (R-GDFP-F14)

# CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL STD 1835 GDFP1-F14



# DGV (R-PDSO-G\*\*)

#### **24 PINS SHOWN**

#### **PLASTIC SMALL-OUTLINE**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.

D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194

# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
  - Sody length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



# DB (R-PDSO-G\*\*)

# PLASTIC SMALL-OUTLINE

#### **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150

# FK (S-CQCC-N\*\*)

# LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004





NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature.
- G. Package complies to JEDEC MO-241 variation BA.



# RGY (S-PVQFN-N14)

### PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206353-2/P 03/14

NOTE: All linear dimensions are in millimeters



# RGY (S-PVQFN-N14)

# PLASTIC QUAD FLATPACK NO-LEAD



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



# **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/sampterms.htm">http://www.ti.com/sc/docs/sampterms.htm</a>).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated